2014-06-13 15:36:18 +02:00
Synopsys DesignWare AMBA 2.0 Synchronous Serial Interface.
Required properties:
2018-07-31 16:38:53 +02:00
- compatible : "snps,dw-apb-ssi" or "mscc,<soc>-spi", where soc is "ocelot" or
2018-10-11 14:20:06 +03:00
"jaguar2", or "amazon,alpine-dw-apb-ssi"
2018-07-31 16:38:53 +02:00
- reg : The register base for the controller. For "mscc,<soc>-spi", a second
register set is required (named ICPU_CFG:SPI_MST)
2014-06-13 15:36:18 +02:00
- interrupts : One interrupt, used by the controller.
- #address-cells : <1>, as required by generic SPI binding.
- #size-cells : <0>, also as required by generic SPI binding.
2019-03-19 15:52:06 +00:00
- clocks : phandles for the clocks, see the description of clock-names below.
The phandle for the "ssi_clk" is required. The phandle for the "pclk" clock
is optional. If a single clock is specified but no clock-name, it is the
"ssi_clk" clock. If both clocks are listed, the "ssi_clk" must be first.
2014-06-13 15:36:18 +02:00
Optional properties:
2019-03-19 15:52:06 +00:00
- clock-names : Contains the names of the clocks:
"ssi_clk", for the core clock used to generate the external SPI clock.
2019-09-18 09:04:34 +01:00
"pclk", the interface clock, required for register access. If a clock domain
used to enable this clock then it should be named "pclk_clkdomain".
2019-03-19 15:52:05 +00:00
- cs-gpios : Specifies the gpio pins to be used for chipselects.
2014-06-13 15:36:18 +02:00
- num-cs : The number of chipselects. If omitted, this will default to 4.
2015-08-18 22:21:52 +02:00
- reg-io-width : The I/O register width (in bytes) implemented by this
device. Supported values are 2 or 4 (the default).
2014-06-13 15:36:18 +02:00
Child nodes as per the generic SPI binding.
Example:
spi@fff00000 {
compatible = "snps,dw-apb-ssi";
reg = <0xfff00000 0x1000>;
interrupts = <0 154 4>;
#address-cells = <1>;
#size-cells = <0>;
2019-03-19 15:52:05 +00:00
clocks = <&spi_m_clk>;
2014-06-13 15:36:18 +02:00
num-cs = <2>;
cs-gpios = <&gpio0 13 0>,
<&gpio0 14 0>;
};