2013-01-25 15:06:53 +04:00
synopsys DWC3 CORE
DWC3- USB3 CONTROLLER
Required properties:
2013-07-02 22:20:24 +04:00
- compatible: must be "snps,dwc3"
2013-01-25 15:06:53 +04:00
- reg : Address and length of the register set for the device
- interrupts: Interrupts used by the dwc3 controller.
2014-03-03 15:38:11 +04:00
Optional properties:
2013-08-09 19:40:32 +04:00
- usb-phy : array of phandle for the PHY device. The first element
in the array is expected to be a handle to the USB2/HS PHY and
the second element is expected to be a handle to the USB3/SS PHY
2014-03-03 15:38:11 +04:00
- phys: from the *Generic PHY* bindings
- phy-names: from the *Generic PHY* bindings
2013-01-25 15:06:53 +04:00
- tx-fifo-resize: determines if the FIFO *has* to be reallocated.
2014-10-28 14:54:25 +03:00
- snps,disable_scramble_quirk: true when SW should disable data scrambling.
Only really useful for FPGA builds.
2014-10-28 14:54:26 +03:00
- snps,has-lpm-erratum: true when DWC3 was configured with LPM Erratum enabled
- snps,lpm-nyet-threshold: LPM NYET threshold
2014-10-28 14:54:27 +03:00
- snps,u2exit_lfps_quirk: set if we want to enable u2exit lfps quirk
2014-10-28 14:54:28 +03:00
- snps,u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
2014-10-28 14:54:29 +03:00
- snps,req_p1p2p3_quirk: when set, the core will always request for
P1/P2/P3 transition sequence.
2014-10-28 14:54:30 +03:00
- snps,del_p1p2p3_quirk: when set core will delay P1/P2/P3 until a certain
amount of 8B10B errors occur.
2014-10-28 14:54:31 +03:00
- snps,del_phy_power_chg_quirk: when set core will delay PHY power change
from P0 to P1/P2/P3.
2014-10-28 14:54:32 +03:00
- snps,lfps_filter_quirk: when set core will filter LFPS reception.
2014-10-28 14:54:33 +03:00
- snps,rx_detect_poll_quirk: when set core will disable a 400us delay to start
Polling LFPS after RX.Detect.
2014-10-31 06:11:12 +03:00
- snps,tx_de_emphasis_quirk: when set core will set Tx de-emphasis value.
- snps,tx_de_emphasis: the value driven to the PHY is controlled by the
LTSSM during USB3 Compliance mode.
2014-10-31 06:11:13 +03:00
- snps,dis_u3_susphy_quirk: when set core will disable USB3 suspend phy.
2014-10-31 06:11:14 +03:00
- snps,dis_u2_susphy_quirk: when set core will disable USB2 suspend phy.
2014-10-31 06:11:18 +03:00
- snps,is-utmi-l1-suspend: true when DWC3 asserts output signal
utmi_l1_suspend_n, false when asserts utmi_sleep_n
- snps,hird-threshold: HIRD threshold
2013-01-25 15:06:53 +04:00
This is usually a subnode to DWC3 glue to which it is connected.
dwc3@4a030000 {
2013-07-02 22:20:24 +04:00
compatible = "snps,dwc3";
2013-01-25 15:06:53 +04:00
reg = <0x4a030000 0xcfff>;
interrupts = <0 92 4>
usb-phy = <&usb2_phy>, <&usb3,phy>;
tx-fifo-resize;
};