2017-12-15 12:44:27 +01:00
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2014-07-15 20:16:19 +02:00
#include <dt-bindings/gpio/gpio.h>
#include <dt-bindings/interrupt-controller/irq.h>
#include <dt-bindings/interrupt-controller/arm-gic.h>
#include <dt-bindings/pinctrl/rockchip.h>
#include <dt-bindings/clock/rk3288-cru.h>
2017-05-03 10:56:26 +01:00
#include <dt-bindings/power/rk3288-power.h>
2014-11-24 12:59:01 +08:00
#include <dt-bindings/thermal/thermal.h>
2015-09-08 14:18:23 +08:00
#include <dt-bindings/power/rk3288-power.h>
2016-07-06 21:28:34 +08:00
#include <dt-bindings/soc/rockchip,boot-mode.h>
2014-07-15 20:16:19 +02:00
/ {
2017-08-03 11:21:36 +08:00
#address-cells = <2>;
#size-cells = <2>;
2016-09-09 10:01:04 -04:00
2014-07-15 20:16:19 +02:00
compatible = "rockchip,rk3288";
interrupt-parent = <&gic>;
aliases {
2015-11-06 11:46:37 +01:00
ethernet0 = &gmac;
2014-07-15 20:16:19 +02:00
i2c0 = &i2c0;
i2c1 = &i2c1;
i2c2 = &i2c2;
i2c3 = &i2c3;
i2c4 = &i2c4;
i2c5 = &i2c5;
2014-09-03 16:05:23 -07:00
mshc0 = &emmc;
mshc1 = &sdmmc;
mshc2 = &sdio0;
mshc3 = &sdio1;
2014-07-15 20:16:19 +02:00
serial0 = &uart0;
serial1 = &uart1;
serial2 = &uart2;
serial3 = &uart3;
serial4 = &uart4;
2014-09-05 09:53:11 -07:00
spi0 = &spi0;
spi1 = &spi1;
spi2 = &spi2;
2014-07-15 20:16:19 +02:00
};
2015-04-07 10:52:39 -07:00
arm-pmu {
compatible = "arm,cortex-a12-pmu";
interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
2015-07-15 23:03:09 +02:00
interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
2015-04-07 10:52:39 -07:00
};
2014-07-15 20:16:19 +02:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
2014-12-04 23:33:38 -08:00
enable-method = "rockchip,rk3066-smp";
2014-10-15 10:23:02 -07:00
rockchip,pmu = <&pmu>;
2014-07-15 20:16:19 +02:00
2014-09-13 00:34:29 +02:00
cpu0: cpu@500 {
2014-07-15 20:16:19 +02:00
device_type = "cpu";
compatible = "arm,cortex-a12";
reg = <0x500>;
2014-10-15 10:23:05 -07:00
resets = <&cru SRST_CORE0>;
2018-06-16 16:55:17 +02:00
operating-points-v2 = <&cpu_opp_table>;
2014-11-24 12:59:01 +08:00
#cooling-cells = <2>; /* min followed by max */
2014-09-13 00:34:29 +02:00
clock-latency = <40000>;
clocks = <&cru ARMCLK>;
2019-04-11 17:01:58 -07:00
dynamic-power-coefficient = <370>;
2014-07-15 20:16:19 +02:00
};
2015-07-15 23:03:09 +02:00
cpu1: cpu@501 {
2014-07-15 20:16:19 +02:00
device_type = "cpu";
compatible = "arm,cortex-a12";
reg = <0x501>;
2014-10-15 10:23:05 -07:00
resets = <&cru SRST_CORE1>;
2019-02-24 21:51:22 +00:00
operating-points-v2 = <&cpu_opp_table>;
2018-05-25 16:01:56 +05:30
#cooling-cells = <2>; /* min followed by max */
clock-latency = <40000>;
clocks = <&cru ARMCLK>;
2019-04-11 17:01:58 -07:00
dynamic-power-coefficient = <370>;
2014-07-15 20:16:19 +02:00
};
2015-07-15 23:03:09 +02:00
cpu2: cpu@502 {
2014-07-15 20:16:19 +02:00
device_type = "cpu";
compatible = "arm,cortex-a12";
reg = <0x502>;
2014-10-15 10:23:05 -07:00
resets = <&cru SRST_CORE2>;
2019-02-24 21:51:22 +00:00
operating-points-v2 = <&cpu_opp_table>;
2018-05-25 16:01:56 +05:30
#cooling-cells = <2>; /* min followed by max */
clock-latency = <40000>;
clocks = <&cru ARMCLK>;
2019-04-11 17:01:58 -07:00
dynamic-power-coefficient = <370>;
2014-07-15 20:16:19 +02:00
};
2015-07-15 23:03:09 +02:00
cpu3: cpu@503 {
2014-07-15 20:16:19 +02:00
device_type = "cpu";
compatible = "arm,cortex-a12";
reg = <0x503>;
2014-10-15 10:23:05 -07:00
resets = <&cru SRST_CORE3>;
2019-02-24 21:51:22 +00:00
operating-points-v2 = <&cpu_opp_table>;
2018-05-25 16:01:56 +05:30
#cooling-cells = <2>; /* min followed by max */
clock-latency = <40000>;
clocks = <&cru ARMCLK>;
2019-04-11 17:01:58 -07:00
dynamic-power-coefficient = <370>;
2014-07-15 20:16:19 +02:00
};
};
2018-06-16 16:55:17 +02:00
cpu_opp_table: cpu-opp-table {
compatible = "operating-points-v2";
opp-shared;
opp-126000000 {
opp-hz = /bits/ 64 <126000000>;
opp-microvolt = <900000>;
};
opp-216000000 {
opp-hz = /bits/ 64 <216000000>;
opp-microvolt = <900000>;
};
opp-312000000 {
opp-hz = /bits/ 64 <312000000>;
opp-microvolt = <900000>;
};
opp-408000000 {
opp-hz = /bits/ 64 <408000000>;
opp-microvolt = <900000>;
};
opp-600000000 {
opp-hz = /bits/ 64 <600000000>;
opp-microvolt = <900000>;
};
opp-696000000 {
opp-hz = /bits/ 64 <696000000>;
opp-microvolt = <950000>;
};
opp-816000000 {
opp-hz = /bits/ 64 <816000000>;
opp-microvolt = <1000000>;
};
opp-1008000000 {
opp-hz = /bits/ 64 <1008000000>;
opp-microvolt = <1050000>;
};
opp-1200000000 {
opp-hz = /bits/ 64 <1200000000>;
opp-microvolt = <1100000>;
};
opp-1416000000 {
opp-hz = /bits/ 64 <1416000000>;
opp-microvolt = <1200000>;
};
opp-1512000000 {
opp-hz = /bits/ 64 <1512000000>;
opp-microvolt = <1300000>;
};
opp-1608000000 {
opp-hz = /bits/ 64 <1608000000>;
opp-microvolt = <1350000>;
};
};
2014-08-14 23:01:25 +02:00
amba {
2016-03-09 13:26:45 +09:00
compatible = "simple-bus";
2017-08-03 11:21:36 +08:00
#address-cells = <2>;
#size-cells = <2>;
2014-08-14 23:01:25 +02:00
ranges;
dmac_peri: dma-controller@ff250000 {
compatible = "arm,pl330", "arm,primecell";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff250000 0x0 0x4000>;
2014-08-14 23:01:25 +02:00
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
#dma-cells = <1>;
2016-01-22 19:06:47 +08:00
arm,pl330-broken-no-flushp;
2014-08-14 23:01:25 +02:00
clocks = <&cru ACLK_DMAC2>;
clock-names = "apb_pclk";
};
dmac_bus_ns: dma-controller@ff600000 {
compatible = "arm,pl330", "arm,primecell";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff600000 0x0 0x4000>;
2014-08-14 23:01:25 +02:00
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
#dma-cells = <1>;
2016-01-22 19:06:47 +08:00
arm,pl330-broken-no-flushp;
2014-08-14 23:01:25 +02:00
clocks = <&cru ACLK_DMAC1>;
clock-names = "apb_pclk";
status = "disabled";
};
dmac_bus_s: dma-controller@ffb20000 {
compatible = "arm,pl330", "arm,primecell";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffb20000 0x0 0x4000>;
2014-08-14 23:01:25 +02:00
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
#dma-cells = <1>;
2016-01-22 19:06:47 +08:00
arm,pl330-broken-no-flushp;
2014-08-14 23:01:25 +02:00
clocks = <&cru ACLK_DMAC1>;
clock-names = "apb_pclk";
};
};
2015-08-01 13:00:49 +02:00
reserved-memory {
2017-08-03 11:21:36 +08:00
#address-cells = <2>;
#size-cells = <2>;
2015-08-01 13:00:49 +02:00
ranges;
/*
* The rk3288 cannot use the memory area above 0xfe000000
* for dma operations for some reason. While there is
* probably a better solution available somewhere, we
* haven't found it yet and while devices with 2GB of ram
* are not affected, this issue prevents 4GB from booting.
* So to make these devices at least bootable, block
* this area for the time being until the real solution
* is found.
*/
dma-unusable@fe000000 {
2017-08-03 11:21:36 +08:00
reg = <0x0 0xfe000000 0x0 0x1000000>;
2015-08-01 13:00:49 +02:00
};
};
2014-07-15 20:16:19 +02:00
xin24m: oscillator {
compatible = "fixed-clock";
clock-frequency = <24000000>;
clock-output-names = "xin24m";
#clock-cells = <0>;
};
timer {
compatible = "arm,armv7-timer";
2014-11-25 10:54:00 -08:00
arm,cpu-registers-not-fw-configured;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
clock-frequency = <24000000>;
};
2015-01-25 10:42:59 +01:00
timer: timer@ff810000 {
compatible = "rockchip,rk3288-timer";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff810000 0x0 0x20>;
2015-01-25 10:42:59 +01:00
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&xin24m>, <&cru PCLK_TIMER>;
clock-names = "timer", "pclk";
};
2014-10-10 20:26:14 +08:00
display-subsystem {
compatible = "rockchip,display-subsystem";
ports = <&vopl_out>, <&vopb_out>;
};
2014-08-12 16:21:13 -07:00
sdmmc: dwmmc@ff0c0000 {
compatible = "rockchip,rk3288-dw-mshc";
2016-11-03 15:21:33 +09:00
max-frequency = <150000000>;
2015-10-12 14:48:29 +02:00
clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
<&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2014-08-12 16:21:13 -07:00
fifo-depth = <0x100>;
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff0c0000 0x0 0x4000>;
2017-03-02 00:26:51 +01:00
resets = <&cru SRST_MMC0>;
reset-names = "reset";
2014-08-12 16:21:13 -07:00
status = "disabled";
};
2014-08-19 18:21:08 +08:00
sdio0: dwmmc@ff0d0000 {
compatible = "rockchip,rk3288-dw-mshc";
2016-11-03 15:21:33 +09:00
max-frequency = <150000000>;
2015-10-12 14:48:29 +02:00
clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
<&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2014-08-19 18:21:08 +08:00
fifo-depth = <0x100>;
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff0d0000 0x0 0x4000>;
2017-03-02 00:26:51 +01:00
resets = <&cru SRST_SDIO0>;
reset-names = "reset";
2014-08-19 18:21:08 +08:00
status = "disabled";
};
sdio1: dwmmc@ff0e0000 {
compatible = "rockchip,rk3288-dw-mshc";
2016-11-03 15:21:33 +09:00
max-frequency = <150000000>;
2015-10-12 14:48:29 +02:00
clocks = <&cru HCLK_SDIO1>, <&cru SCLK_SDIO1>,
<&cru SCLK_SDIO1_DRV>, <&cru SCLK_SDIO1_SAMPLE>;
clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2014-08-19 18:21:08 +08:00
fifo-depth = <0x100>;
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff0e0000 0x0 0x4000>;
2017-03-02 00:26:51 +01:00
resets = <&cru SRST_SDIO1>;
reset-names = "reset";
2014-08-19 18:21:08 +08:00
status = "disabled";
};
2014-08-12 16:21:13 -07:00
emmc: dwmmc@ff0f0000 {
compatible = "rockchip,rk3288-dw-mshc";
2016-11-03 15:21:33 +09:00
max-frequency = <150000000>;
2015-10-12 14:48:29 +02:00
clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
<&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2014-08-12 16:21:13 -07:00
fifo-depth = <0x100>;
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff0f0000 0x0 0x4000>;
2017-03-02 00:26:51 +01:00
resets = <&cru SRST_EMMC>;
reset-names = "reset";
2014-08-12 16:21:13 -07:00
status = "disabled";
};
2014-08-20 21:09:24 +02:00
saradc: saradc@ff100000 {
compatible = "rockchip,saradc";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff100000 0x0 0x100>;
2014-08-20 21:09:24 +02:00
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
#io-channel-cells = <1>;
clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
clock-names = "saradc", "apb_pclk";
2016-07-27 22:24:07 +08:00
resets = <&cru SRST_SARADC>;
reset-names = "saradc-apb";
2014-08-20 21:09:24 +02:00
status = "disabled";
};
2014-09-05 09:53:11 -07:00
spi0: spi@ff110000 {
compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
clock-names = "spiclk", "apb_pclk";
2014-10-24 14:42:06 -07:00
dmas = <&dmac_peri 11>, <&dmac_peri 12>;
dma-names = "tx", "rx";
2014-09-05 09:53:11 -07:00
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
pinctrl-names = "default";
pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff110000 0x0 0x1000>;
2014-09-05 09:53:11 -07:00
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
spi1: spi@ff120000 {
compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
clock-names = "spiclk", "apb_pclk";
2014-10-24 14:42:06 -07:00
dmas = <&dmac_peri 13>, <&dmac_peri 14>;
dma-names = "tx", "rx";
2014-09-05 09:53:11 -07:00
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
pinctrl-names = "default";
pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff120000 0x0 0x1000>;
2014-09-05 09:53:11 -07:00
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
spi2: spi@ff130000 {
compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi";
clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
clock-names = "spiclk", "apb_pclk";
2014-10-24 14:42:06 -07:00
dmas = <&dmac_peri 15>, <&dmac_peri 16>;
dma-names = "tx", "rx";
2014-09-05 09:53:11 -07:00
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
pinctrl-names = "default";
pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff130000 0x0 0x1000>;
2014-09-05 09:53:11 -07:00
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
};
2014-07-15 20:16:19 +02:00
i2c1: i2c@ff140000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff140000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C1>;
pinctrl-names = "default";
pinctrl-0 = <&i2c1_xfer>;
status = "disabled";
};
i2c3: i2c@ff150000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff150000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C3>;
pinctrl-names = "default";
pinctrl-0 = <&i2c3_xfer>;
status = "disabled";
};
i2c4: i2c@ff160000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff160000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C4>;
pinctrl-names = "default";
pinctrl-0 = <&i2c4_xfer>;
status = "disabled";
};
i2c5: i2c@ff170000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff170000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C5>;
pinctrl-names = "default";
pinctrl-0 = <&i2c5_xfer>;
status = "disabled";
};
uart0: serial@ff180000 {
compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff180000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
clock-names = "baudclk", "apb_pclk";
pinctrl-names = "default";
pinctrl-0 = <&uart0_xfer>;
status = "disabled";
};
uart1: serial@ff190000 {
compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff190000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
clock-names = "baudclk", "apb_pclk";
pinctrl-names = "default";
pinctrl-0 = <&uart1_xfer>;
status = "disabled";
};
uart2: serial@ff690000 {
compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff690000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
clock-names = "baudclk", "apb_pclk";
pinctrl-names = "default";
pinctrl-0 = <&uart2_xfer>;
status = "disabled";
};
uart3: serial@ff1b0000 {
compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff1b0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
clock-names = "baudclk", "apb_pclk";
pinctrl-names = "default";
pinctrl-0 = <&uart3_xfer>;
status = "disabled";
};
uart4: serial@ff1c0000 {
compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff1c0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
clock-names = "baudclk", "apb_pclk";
pinctrl-names = "default";
pinctrl-0 = <&uart4_xfer>;
status = "disabled";
};
2014-11-24 12:59:01 +08:00
thermal-zones {
2016-04-22 18:02:53 +08:00
reserve_thermal: reserve_thermal {
polling-delay-passive = <1000>; /* milliseconds */
polling-delay = <5000>; /* milliseconds */
thermal-sensors = <&tsadc 0>;
};
cpu_thermal: cpu_thermal {
polling-delay-passive = <100>; /* milliseconds */
polling-delay = <5000>; /* milliseconds */
thermal-sensors = <&tsadc 1>;
trips {
cpu_alert0: cpu_alert0 {
temperature = <70000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "passive";
};
cpu_alert1: cpu_alert1 {
temperature = <75000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "passive";
};
cpu_crit: cpu_crit {
temperature = <90000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "critical";
};
};
cooling-maps {
map0 {
trip = <&cpu_alert0>;
cooling-device =
2018-11-16 15:31:13 +05:30
<&cpu0 THERMAL_NO_LIMIT 6>,
<&cpu1 THERMAL_NO_LIMIT 6>,
<&cpu2 THERMAL_NO_LIMIT 6>,
<&cpu3 THERMAL_NO_LIMIT 6>;
2016-04-22 18:02:53 +08:00
};
map1 {
trip = <&cpu_alert1>;
cooling-device =
2018-11-16 15:31:13 +05:30
<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
2016-04-22 18:02:53 +08:00
};
};
};
gpu_thermal: gpu_thermal {
polling-delay-passive = <100>; /* milliseconds */
polling-delay = <5000>; /* milliseconds */
thermal-sensors = <&tsadc 2>;
trips {
gpu_alert0: gpu_alert0 {
temperature = <70000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "passive";
};
gpu_crit: gpu_crit {
temperature = <90000>; /* millicelsius */
hysteresis = <2000>; /* millicelsius */
type = "critical";
};
};
cooling-maps {
map0 {
trip = <&gpu_alert0>;
cooling-device =
2018-11-16 15:31:13 +05:30
<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
2016-04-22 18:02:53 +08:00
};
};
};
2014-11-24 12:59:01 +08:00
};
tsadc: tsadc@ff280000 {
compatible = "rockchip,rk3288-tsadc";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff280000 0x0 0x100>;
2014-11-24 12:59:01 +08:00
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
clock-names = "tsadc", "apb_pclk";
resets = <&cru SRST_TSADC>;
reset-names = "tsadc-apb";
2015-10-23 19:25:28 +08:00
pinctrl-names = "init", "default", "sleep";
pinctrl-0 = <&otp_gpio>;
pinctrl-1 = <&otp_out>;
pinctrl-2 = <&otp_gpio>;
2014-11-24 12:59:01 +08:00
#thermal-sensor-cells = <1>;
2019-02-24 21:52:00 +00:00
rockchip,grf = <&grf>;
2014-11-24 12:59:01 +08:00
rockchip,hw-tshut-temp = <95000>;
status = "disabled";
};
2014-12-29 17:44:16 +08:00
gmac: ethernet@ff290000 {
compatible = "rockchip,rk3288-gmac";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff290000 0x0 0x10000>;
2016-06-15 11:32:23 -07:00
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "macirq", "eth_wake_irq";
2014-12-29 17:44:16 +08:00
rockchip,grf = <&grf>;
clocks = <&cru SCLK_MAC>,
<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
<&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
clock-names = "stmmaceth",
"mac_clk_rx", "mac_clk_tx",
"clk_mac_ref", "clk_mac_refout",
"aclk_mac", "pclk_mac";
2015-06-20 12:27:16 +00:00
resets = <&cru SRST_MAC>;
reset-names = "stmmaceth";
2015-03-13 17:55:32 -07:00
status = "disabled";
2014-12-29 17:44:16 +08:00
};
2014-08-07 17:44:19 +02:00
usb_host0_ehci: usb@ff500000 {
compatible = "generic-ehci";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff500000 0x0 0x100>;
2014-08-07 17:44:19 +02:00
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru HCLK_USBHOST0>;
clock-names = "usbhost";
2014-12-12 23:12:21 +08:00
phys = <&usbphy1>;
phy-names = "usb";
2014-08-07 17:44:19 +02:00
status = "disabled";
};
/* NOTE: ohci@ff520000 doesn't actually work on hardware */
2014-08-08 11:55:58 +08:00
usb_host1: usb@ff540000 {
compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
"snps,dwc2";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff540000 0x0 0x40000>;
2014-08-08 11:55:58 +08:00
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru HCLK_USBHOST1>;
clock-names = "otg";
2015-04-26 17:41:38 +08:00
dr_mode = "host";
2014-12-12 23:12:21 +08:00
phys = <&usbphy2>;
phy-names = "usb2-phy";
2019-04-16 14:53:51 -07:00
snps,reset-phy-on-wake;
2014-08-08 11:55:58 +08:00
status = "disabled";
};
usb_otg: usb@ff580000 {
compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb",
"snps,dwc2";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff580000 0x0 0x40000>;
2014-08-08 11:55:58 +08:00
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru HCLK_OTG0>;
clock-names = "otg";
2015-04-26 17:41:38 +08:00
dr_mode = "otg";
g-np-tx-fifo-size = <16>;
g-rx-fifo-size = <275>;
g-tx-fifo-size = <256 128 128 64 64 32>;
2014-12-12 23:12:21 +08:00
phys = <&usbphy0>;
phy-names = "usb2-phy";
2014-08-08 11:55:58 +08:00
status = "disabled";
};
2014-08-07 17:44:19 +02:00
usb_hsic: usb@ff5c0000 {
compatible = "generic-ehci";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff5c0000 0x0 0x100>;
2014-08-07 17:44:19 +02:00
interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru HCLK_HSIC>;
clock-names = "usbhost";
status = "disabled";
};
2014-07-15 20:16:19 +02:00
i2c0: i2c@ff650000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff650000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C0>;
pinctrl-names = "default";
pinctrl-0 = <&i2c0_xfer>;
status = "disabled";
};
i2c2: i2c@ff660000 {
compatible = "rockchip,rk3288-i2c";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff660000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
#address-cells = <1>;
#size-cells = <0>;
clock-names = "i2c";
clocks = <&cru PCLK_I2C2>;
pinctrl-names = "default";
pinctrl-0 = <&i2c2_xfer>;
status = "disabled";
};
2014-08-25 15:59:26 -07:00
pwm0: pwm@ff680000 {
compatible = "rockchip,rk3288-pwm";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff680000 0x0 0x10>;
2014-08-25 15:59:26 -07:00
#pwm-cells = <3>;
pinctrl-names = "default";
pinctrl-0 = <&pwm0_pin>;
2019-04-09 13:47:07 -07:00
clocks = <&cru PCLK_RKPWM>;
2014-08-25 15:59:26 -07:00
clock-names = "pwm";
status = "disabled";
};
pwm1: pwm@ff680010 {
compatible = "rockchip,rk3288-pwm";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff680010 0x0 0x10>;
2014-08-25 15:59:26 -07:00
#pwm-cells = <3>;
pinctrl-names = "default";
pinctrl-0 = <&pwm1_pin>;
2019-04-09 13:47:07 -07:00
clocks = <&cru PCLK_RKPWM>;
2014-08-25 15:59:26 -07:00
clock-names = "pwm";
status = "disabled";
};
pwm2: pwm@ff680020 {
compatible = "rockchip,rk3288-pwm";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff680020 0x0 0x10>;
2014-08-25 15:59:26 -07:00
#pwm-cells = <3>;
pinctrl-names = "default";
pinctrl-0 = <&pwm2_pin>;
2019-04-09 13:47:07 -07:00
clocks = <&cru PCLK_RKPWM>;
2014-08-25 15:59:26 -07:00
clock-names = "pwm";
status = "disabled";
};
pwm3: pwm@ff680030 {
compatible = "rockchip,rk3288-pwm";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff680030 0x0 0x10>;
2014-08-25 15:59:26 -07:00
#pwm-cells = <2>;
pinctrl-names = "default";
pinctrl-0 = <&pwm3_pin>;
2019-04-09 13:47:07 -07:00
clocks = <&cru PCLK_RKPWM>;
2014-08-25 15:59:26 -07:00
clock-names = "pwm";
status = "disabled";
};
2014-10-15 10:23:04 -07:00
bus_intmem@ff700000 {
compatible = "mmio-sram";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff700000 0x0 0x18000>;
2014-10-15 10:23:04 -07:00
#address-cells = <1>;
#size-cells = <1>;
2017-08-03 11:21:36 +08:00
ranges = <0 0x0 0xff700000 0x18000>;
2014-10-15 10:23:04 -07:00
smp-sram@0 {
compatible = "rockchip,rk3066-smp-sram";
reg = <0x00 0x10>;
};
};
2014-12-01 16:52:19 +08:00
sram@ff720000 {
compatible = "rockchip,rk3288-pmu-sram", "mmio-sram";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff720000 0x0 0x1000>;
2014-12-01 16:52:19 +08:00
};
2014-07-15 20:16:19 +02:00
pmu: power-management@ff730000 {
2015-09-08 14:18:23 +08:00
compatible = "rockchip,rk3288-pmu", "syscon", "simple-mfd";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff730000 0x0 0x100>;
2015-09-08 14:18:23 +08:00
power: power-controller {
compatible = "rockchip,rk3288-power-controller";
#power-domain-cells = <1>;
#address-cells = <1>;
#size-cells = <0>;
2016-01-25 12:19:26 +01:00
assigned-clocks = <&cru SCLK_EDP_24M>;
assigned-clock-parents = <&xin24m>;
2015-09-08 14:18:23 +08:00
/*
* Note: Although SCLK_* are the working clocks
* of device without including on the NOC, needed for
* synchronous reset.
*
* The clocks on the which NOC:
* ACLK_IEP/ACLK_VIP/ACLK_VOP0 are on ACLK_VIO0_NIU.
* ACLK_ISP/ACLK_VOP1 are on ACLK_VIO1_NIU.
* ACLK_RGA is on ACLK_RGA_NIU.
* The others (HCLK_*,PLCK_*) are on HCLK_VIO_NIU.
*
* Which clock are device clocks:
* clocks devices
* *_IEP IEP:Image Enhancement Processor
* *_ISP ISP:Image Signal Processing
* *_VIP VIP:Video Input Processor
* *_VOP* VOP:Visual Output Processor
* *_RGA RGA
* *_EDP* EDP
* *_LVDS_* LVDS
* *_HDMI HDMI
* *_MIPI_* MIPI
*/
2016-03-31 19:28:26 +02:00
pd_vio@RK3288_PD_VIO {
2015-09-08 14:18:23 +08:00
reg = <RK3288_PD_VIO>;
clocks = <&cru ACLK_IEP>,
<&cru ACLK_ISP>,
<&cru ACLK_RGA>,
<&cru ACLK_VIP>,
<&cru ACLK_VOP0>,
<&cru ACLK_VOP1>,
<&cru DCLK_VOP0>,
<&cru DCLK_VOP1>,
<&cru HCLK_IEP>,
<&cru HCLK_ISP>,
<&cru HCLK_RGA>,
<&cru HCLK_VIP>,
<&cru HCLK_VOP0>,
<&cru HCLK_VOP1>,
<&cru PCLK_EDP_CTRL>,
<&cru PCLK_HDMI_CTRL>,
<&cru PCLK_LVDS_PHY>,
<&cru PCLK_MIPI_CSI>,
<&cru PCLK_MIPI_DSI0>,
<&cru PCLK_MIPI_DSI1>,
<&cru SCLK_EDP_24M>,
<&cru SCLK_EDP>,
<&cru SCLK_ISP_JPE>,
<&cru SCLK_ISP>,
<&cru SCLK_RGA>;
2016-12-07 10:17:45 +08:00
pm_qos = <&qos_vio0_iep>,
<&qos_vio1_vop>,
<&qos_vio1_isp_w0>,
<&qos_vio1_isp_w1>,
<&qos_vio0_vop>,
<&qos_vio0_vip>,
<&qos_vio2_rga_r>,
<&qos_vio2_rga_w>,
<&qos_vio1_isp_r>;
2015-09-08 14:18:23 +08:00
};
/*
* Note: The following 3 are HEVC(H.265) clocks,
* and on the ACLK_HEVC_NIU (NOC).
*/
2016-03-31 19:28:26 +02:00
pd_hevc@RK3288_PD_HEVC {
2015-09-08 14:18:23 +08:00
reg = <RK3288_PD_HEVC>;
clocks = <&cru ACLK_HEVC>,
<&cru SCLK_HEVC_CABAC>,
<&cru SCLK_HEVC_CORE>;
2016-12-07 10:17:45 +08:00
pm_qos = <&qos_hevc_r>,
<&qos_hevc_w>;
2015-09-08 14:18:23 +08:00
};
/*
* Note: ACLK_VCODEC/HCLK_VCODEC are VCODEC
* (video endecoder & decoder) clocks that on the
* ACLK_VCODEC_NIU and HCLK_VCODEC_NIU (NOC).
*/
2016-03-31 19:28:26 +02:00
pd_video@RK3288_PD_VIDEO {
2015-09-08 14:18:23 +08:00
reg = <RK3288_PD_VIDEO>;
clocks = <&cru ACLK_VCODEC>,
<&cru HCLK_VCODEC>;
2016-12-07 10:17:45 +08:00
pm_qos = <&qos_video>;
2015-09-08 14:18:23 +08:00
};
/*
* Note: ACLK_GPU is the GPU clock,
* and on the ACLK_GPU_NIU (NOC).
*/
2016-03-31 19:28:26 +02:00
pd_gpu@RK3288_PD_GPU {
2015-09-08 14:18:23 +08:00
reg = <RK3288_PD_GPU>;
clocks = <&cru ACLK_GPU>;
2016-12-07 10:17:45 +08:00
pm_qos = <&qos_gpu_r>,
<&qos_gpu_w>;
2015-09-08 14:18:23 +08:00
};
};
2016-07-06 21:28:34 +08:00
reboot-mode {
compatible = "syscon-reboot-mode";
offset = <0x94>;
mode-normal = <BOOT_NORMAL>;
mode-recovery = <BOOT_RECOVERY>;
mode-bootloader = <BOOT_FASTBOOT>;
mode-loader = <BOOT_BL_DOWNLOAD>;
};
2014-07-15 20:16:19 +02:00
};
sgrf: syscon@ff740000 {
compatible = "rockchip,rk3288-sgrf", "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff740000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
};
cru: clock-controller@ff760000 {
compatible = "rockchip,rk3288-cru";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff760000 0x0 0x1000>;
2014-07-15 20:16:19 +02:00
rockchip,grf = <&grf>;
#clock-cells = <1>;
#reset-cells = <1>;
2014-10-09 21:50:30 -07:00
assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>,
<&cru PLL_NPLL>, <&cru ACLK_CPU>,
<&cru HCLK_CPU>, <&cru PCLK_CPU>,
<&cru ACLK_PERI>, <&cru HCLK_PERI>,
<&cru PCLK_PERI>;
assigned-clock-rates = <594000000>, <400000000>,
<500000000>, <300000000>,
<150000000>, <75000000>,
<300000000>, <150000000>,
<75000000>;
2014-07-15 20:16:19 +02:00
};
grf: syscon@ff770000 {
2016-02-05 20:42:25 +01:00
compatible = "rockchip,rk3288-grf", "syscon", "simple-mfd";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff770000 0x0 0x1000>;
2016-04-15 23:28:57 +02:00
edp_phy: edp-phy {
compatible = "rockchip,rk3288-dp-phy";
clocks = <&cru SCLK_EDP_24M>;
clock-names = "24m";
#phy-cells = <0>;
status = "disabled";
};
2016-05-21 01:36:17 +02:00
io_domains: io-domains {
compatible = "rockchip,rk3288-io-voltage-domain";
status = "disabled";
};
2016-03-26 22:49:57 +01:00
usbphy: usbphy {
compatible = "rockchip,rk3288-usb-phy";
#address-cells = <1>;
#size-cells = <0>;
status = "disabled";
usbphy0: usb-phy@320 {
#phy-cells = <0>;
reg = <0x320>;
clocks = <&cru SCLK_OTGPHY0>;
clock-names = "phyclk";
#clock-cells = <0>;
2019-04-16 14:53:50 -07:00
resets = <&cru SRST_USBOTG_PHY>;
reset-names = "phy-reset";
2016-03-26 22:49:57 +01:00
};
usbphy1: usb-phy@334 {
#phy-cells = <0>;
reg = <0x334>;
clocks = <&cru SCLK_OTGPHY1>;
clock-names = "phyclk";
#clock-cells = <0>;
2019-04-16 14:53:50 -07:00
resets = <&cru SRST_USBHOST0_PHY>;
reset-names = "phy-reset";
2016-03-26 22:49:57 +01:00
};
usbphy2: usb-phy@348 {
#phy-cells = <0>;
reg = <0x348>;
clocks = <&cru SCLK_OTGPHY2>;
clock-names = "phyclk";
#clock-cells = <0>;
2019-04-16 14:53:50 -07:00
resets = <&cru SRST_USBHOST1_PHY>;
reset-names = "phy-reset";
2016-03-26 22:49:57 +01:00
};
};
2014-07-15 20:16:19 +02:00
};
wdt: watchdog@ff800000 {
compatible = "rockchip,rk3288-wdt", "snps,dw-wdt";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff800000 0x0 0x100>;
2015-01-20 21:12:16 +01:00
clocks = <&cru PCLK_WDT>;
2015-06-19 16:31:14 +02:00
interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
2014-07-15 20:16:19 +02:00
status = "disabled";
};
2015-10-08 15:31:17 +02:00
spdif: sound@ff88b0000 {
compatible = "rockchip,rk3288-spdif", "rockchip,rk3066-spdif";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff8b0000 0x0 0x10000>;
2015-10-08 15:31:17 +02:00
#sound-dai-cells = <0>;
clock-names = "hclk", "mclk";
clocks = <&cru HCLK_SPDIF8CH>, <&cru SCLK_SPDIF8CH>;
dmas = <&dmac_bus_s 3>;
dma-names = "tx";
2016-02-23 13:41:00 +00:00
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
2015-10-08 15:31:17 +02:00
pinctrl-names = "default";
pinctrl-0 = <&spdif_tx>;
rockchip,grf = <&grf>;
status = "disabled";
};
2014-09-12 18:54:55 +08:00
i2s: i2s@ff890000 {
compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff890000 0x0 0x10000>;
2018-03-01 14:25:35 -06:00
#sound-dai-cells = <0>;
2016-02-23 13:41:00 +00:00
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
2014-09-12 18:54:55 +08:00
#address-cells = <1>;
#size-cells = <0>;
dmas = <&dmac_bus_s 0>, <&dmac_bus_s 1>;
dma-names = "tx", "rx";
clock-names = "i2s_hclk", "i2s_clk";
clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>;
pinctrl-names = "default";
pinctrl-0 = <&i2s0_bus>;
2015-11-10 15:32:09 +08:00
rockchip,playback-channels = <8>;
rockchip,capture-channels = <2>;
2014-09-12 18:54:55 +08:00
status = "disabled";
};
2015-11-25 13:43:33 +08:00
crypto: cypto-controller@ff8a0000 {
compatible = "rockchip,rk3288-crypto";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff8a0000 0x0 0x4000>;
2015-11-25 13:43:33 +08:00
interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>,
<&cru SCLK_CRYPTO>, <&cru ACLK_DMAC1>;
clock-names = "aclk", "hclk", "sclk", "apb_pclk";
resets = <&cru SRST_CRYPTO>;
reset-names = "crypto-rst";
status = "okay";
};
2017-08-03 10:04:03 +08:00
iep_mmu: iommu@ff900800 {
compatible = "rockchip,iommu";
reg = <0x0 0xff900800 0x0 0x40>;
2017-11-09 16:35:35 -06:00
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
2017-08-03 10:04:03 +08:00
interrupt-names = "iep_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
clock-names = "aclk", "iface";
2017-08-03 10:04:03 +08:00
#iommu-cells = <0>;
status = "disabled";
};
isp_mmu: iommu@ff914000 {
compatible = "rockchip,iommu";
reg = <0x0 0xff914000 0x0 0x100>, <0x0 0xff915000 0x0 0x100>;
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "isp_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
clock-names = "aclk", "iface";
2017-08-03 10:04:03 +08:00
#iommu-cells = <0>;
rockchip,disable-mmu-reset;
status = "disabled";
};
2017-10-11 15:29:37 +08:00
rga: rga@ff920000 {
compatible = "rockchip,rk3288-rga";
reg = <0x0 0xff920000 0x0 0x180>;
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>;
clock-names = "aclk", "hclk", "sclk";
power-domains = <&power RK3288_PD_VIO>;
resets = <&cru SRST_RGA_CORE>, <&cru SRST_RGA_AXI>, <&cru SRST_RGA_AHB>;
reset-names = "core", "axi", "ahb";
};
2014-10-10 20:26:14 +08:00
vopb: vop@ff930000 {
compatible = "rockchip,rk3288-vop";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff930000 0x0 0x19c>;
2014-10-10 20:26:14 +08:00
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
2015-09-08 14:18:23 +08:00
power-domains = <&power RK3288_PD_VIO>;
2014-10-10 20:26:14 +08:00
resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>;
reset-names = "axi", "ahb", "dclk";
iommus = <&vopb_mmu>;
status = "disabled";
vopb_out: port {
#address-cells = <1>;
#size-cells = <0>;
2014-11-04 13:13:14 +08:00
vopb_out_hdmi: endpoint@0 {
reg = <0>;
remote-endpoint = <&hdmi_in_vopb>;
};
2015-10-28 10:55:19 +01:00
vopb_out_edp: endpoint@1 {
reg = <1>;
remote-endpoint = <&edp_in_vopb>;
};
2016-01-06 12:03:56 +08:00
vopb_out_mipi: endpoint@2 {
reg = <2>;
remote-endpoint = <&mipi_in_vopb>;
};
2017-09-02 19:28:52 +08:00
vopb_out_lvds: endpoint@3 {
reg = <3>;
remote-endpoint = <&lvds_in_vopb>;
};
2014-10-10 20:26:14 +08:00
};
};
2014-11-03 10:53:29 +08:00
vopb_mmu: iommu@ff930300 {
compatible = "rockchip,iommu";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff930300 0x0 0x100>;
2014-11-03 10:53:29 +08:00
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "vopb_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>;
clock-names = "aclk", "iface";
2015-09-08 14:18:23 +08:00
power-domains = <&power RK3288_PD_VIO>;
2014-11-03 10:53:29 +08:00
#iommu-cells = <0>;
status = "disabled";
};
2014-10-10 20:26:14 +08:00
vopl: vop@ff940000 {
compatible = "rockchip,rk3288-vop";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff940000 0x0 0x19c>;
2014-10-10 20:26:14 +08:00
interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
2015-09-08 14:18:23 +08:00
power-domains = <&power RK3288_PD_VIO>;
2014-10-10 20:26:14 +08:00
resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>;
reset-names = "axi", "ahb", "dclk";
iommus = <&vopl_mmu>;
status = "disabled";
vopl_out: port {
#address-cells = <1>;
#size-cells = <0>;
2014-11-04 13:13:14 +08:00
vopl_out_hdmi: endpoint@0 {
reg = <0>;
remote-endpoint = <&hdmi_in_vopl>;
};
2015-10-28 10:55:19 +01:00
vopl_out_edp: endpoint@1 {
reg = <1>;
remote-endpoint = <&edp_in_vopl>;
};
2016-01-06 12:03:56 +08:00
vopl_out_mipi: endpoint@2 {
reg = <2>;
remote-endpoint = <&mipi_in_vopl>;
};
2017-09-02 19:28:52 +08:00
vopl_out_lvds: endpoint@3 {
reg = <3>;
remote-endpoint = <&lvds_in_vopl>;
};
2014-10-10 20:26:14 +08:00
};
};
2014-11-03 10:53:29 +08:00
vopl_mmu: iommu@ff940300 {
compatible = "rockchip,iommu";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff940300 0x0 0x100>;
2014-11-03 10:53:29 +08:00
interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "vopl_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>;
clock-names = "aclk", "iface";
2015-09-08 14:18:23 +08:00
power-domains = <&power RK3288_PD_VIO>;
2014-11-03 10:53:29 +08:00
#iommu-cells = <0>;
status = "disabled";
};
2016-01-06 12:03:56 +08:00
mipi_dsi: mipi@ff960000 {
compatible = "rockchip,rk3288-mipi-dsi", "snps,dw-mipi-dsi";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff960000 0x0 0x4000>;
2016-02-23 13:40:59 +00:00
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
2016-01-06 12:03:56 +08:00
clocks = <&cru SCLK_MIPIDSI_24M>, <&cru PCLK_MIPI_DSI0>;
clock-names = "ref", "pclk";
2016-02-23 12:39:41 +00:00
power-domains = <&power RK3288_PD_VIO>;
2016-01-06 12:03:56 +08:00
rockchip,grf = <&grf>;
status = "disabled";
ports {
mipi_in: port {
#address-cells = <1>;
#size-cells = <0>;
mipi_in_vopb: endpoint@0 {
reg = <0>;
remote-endpoint = <&vopb_out_mipi>;
};
mipi_in_vopl: endpoint@1 {
reg = <1>;
remote-endpoint = <&vopl_out_mipi>;
};
};
};
};
2017-09-02 19:28:52 +08:00
lvds: lvds@ff96c000 {
compatible = "rockchip,rk3288-lvds";
reg = <0x0 0xff96c000 0x0 0x4000>;
clocks = <&cru PCLK_LVDS_PHY>;
clock-names = "pclk_lvds";
pinctrl-names = "lcdc";
pinctrl-0 = <&lcdc_ctl>;
power-domains = <&power RK3288_PD_VIO>;
rockchip,grf = <&grf>;
status = "disabled";
ports {
#address-cells = <1>;
#size-cells = <0>;
lvds_in: port@0 {
reg = <0>;
#address-cells = <1>;
#size-cells = <0>;
lvds_in_vopb: endpoint@0 {
reg = <0>;
remote-endpoint = <&vopb_out_lvds>;
};
lvds_in_vopl: endpoint@1 {
reg = <1>;
remote-endpoint = <&vopl_out_lvds>;
};
};
};
};
2015-10-28 10:55:19 +01:00
edp: dp@ff970000 {
compatible = "rockchip,rk3288-dp";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff970000 0x0 0x4000>;
2015-10-28 10:55:19 +01:00
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru SCLK_EDP>, <&cru PCLK_EDP_CTRL>;
clock-names = "dp", "pclk";
phys = <&edp_phy>;
phy-names = "dp";
resets = <&cru SRST_EDP>;
reset-names = "dp";
rockchip,grf = <&grf>;
status = "disabled";
ports {
#address-cells = <1>;
#size-cells = <0>;
edp_in: port@0 {
reg = <0>;
#address-cells = <1>;
#size-cells = <0>;
edp_in_vopb: endpoint@0 {
reg = <0>;
remote-endpoint = <&vopb_out_edp>;
};
edp_in_vopl: endpoint@1 {
reg = <1>;
remote-endpoint = <&vopl_out_edp>;
};
};
};
};
2014-11-04 13:13:14 +08:00
hdmi: hdmi@ff980000 {
compatible = "rockchip,rk3288-dw-hdmi";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff980000 0x0 0x20000>;
2014-11-04 13:13:14 +08:00
reg-io-width = <4>;
2018-03-01 14:25:35 -06:00
#sound-dai-cells = <0>;
2014-11-04 13:13:14 +08:00
rockchip,grf = <&grf>;
interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
2017-10-20 12:07:31 +02:00
clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>, <&cru SCLK_HDMI_CEC>;
clock-names = "iahb", "isfr", "cec";
2015-09-08 14:18:23 +08:00
power-domains = <&power RK3288_PD_VIO>;
2014-11-04 13:13:14 +08:00
status = "disabled";
ports {
hdmi_in: port {
#address-cells = <1>;
#size-cells = <0>;
hdmi_in_vopb: endpoint@0 {
reg = <0>;
remote-endpoint = <&vopb_out_hdmi>;
};
hdmi_in_vopl: endpoint@1 {
reg = <1>;
remote-endpoint = <&vopl_out_hdmi>;
};
};
};
};
2018-11-30 14:34:31 -03:00
vpu: video-codec@ff9a0000 {
compatible = "rockchip,rk3288-vpu";
reg = <0x0 0xff9a0000 0x0 0x800>;
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "vepu", "vdpu";
clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
clock-names = "aclk", "hclk";
iommus = <&vpu_mmu>;
power-domains = <&power RK3288_PD_VIDEO>;
};
2017-08-03 10:04:03 +08:00
vpu_mmu: iommu@ff9a0800 {
compatible = "rockchip,iommu";
reg = <0x0 0xff9a0800 0x0 0x100>;
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "vpu_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>;
clock-names = "aclk", "iface";
2017-08-03 10:04:03 +08:00
#iommu-cells = <0>;
2018-11-30 14:34:31 -03:00
power-domains = <&power RK3288_PD_VIDEO>;
2017-08-03 10:04:03 +08:00
};
hevc_mmu: iommu@ff9c0440 {
compatible = "rockchip,iommu";
reg = <0x0 0xff9c0440 0x0 0x40>, <0x0 0xff9c0480 0x0 0x40>;
interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "hevc_mmu";
2018-03-23 15:38:07 +08:00
clocks = <&cru ACLK_HEVC>, <&cru HCLK_HEVC>;
clock-names = "aclk", "iface";
2017-08-03 10:04:03 +08:00
#iommu-cells = <0>;
status = "disabled";
};
2017-07-01 18:20:35 +02:00
gpu: gpu@ffa30000 {
compatible = "rockchip,rk3288-mali", "arm,mali-t760";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffa30000 0x0 0x10000>;
2017-05-03 10:56:26 +01:00
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "job", "mmu", "gpu";
clocks = <&cru ACLK_GPU>;
operating-points-v2 = <&gpu_opp_table>;
power-domains = <&power RK3288_PD_GPU>;
status = "disabled";
};
gpu_opp_table: gpu-opp-table {
compatible = "operating-points-v2";
2019-03-20 13:14:00 -07:00
opp-100000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <100000000>;
opp-microvolt = <950000>;
};
2019-03-20 13:14:00 -07:00
opp-200000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <200000000>;
opp-microvolt = <950000>;
};
2019-03-20 13:14:00 -07:00
opp-300000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <300000000>;
opp-microvolt = <1000000>;
};
2019-03-20 13:14:00 -07:00
opp-400000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <400000000>;
opp-microvolt = <1100000>;
};
2019-03-20 13:14:00 -07:00
opp-500000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <500000000>;
opp-microvolt = <1200000>;
};
2019-03-20 13:14:00 -07:00
opp-600000000 {
2017-05-03 10:56:26 +01:00
opp-hz = /bits/ 64 <600000000>;
opp-microvolt = <1250000>;
};
};
2016-12-07 10:17:45 +08:00
qos_gpu_r: qos@ffaa0000 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffaa0000 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_gpu_w: qos@ffaa0080 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffaa0080 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio1_vop: qos@ffad0000 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0000 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio1_isp_w0: qos@ffad0100 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0100 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio1_isp_w1: qos@ffad0180 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0180 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio0_vop: qos@ffad0400 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0400 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio0_vip: qos@ffad0480 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0480 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio0_iep: qos@ffad0500 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0500 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio2_rga_r: qos@ffad0800 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0800 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio2_rga_w: qos@ffad0880 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0880 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_vio1_isp_r: qos@ffad0900 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffad0900 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_video: qos@ffae0000 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffae0000 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_hevc_r: qos@ffaf0000 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffaf0000 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
qos_hevc_w: qos@ffaf0080 {
compatible = "syscon";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffaf0080 0x0 0x20>;
2016-12-07 10:17:45 +08:00
};
2015-08-11 18:13:44 +08:00
efuse: efuse@ffb40000 {
2016-09-01 20:16:55 -07:00
compatible = "rockchip,rk3288-efuse";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xffb40000 0x0 0x20>;
2015-08-11 18:13:44 +08:00
#address-cells = <1>;
#size-cells = <1>;
clocks = <&cru PCLK_EFUSE256>;
clock-names = "pclk_efuse";
cpu_leakage: cpu_leakage@17 {
reg = <0x17 0x1>;
};
};
2019-03-20 13:13:59 -07:00
gic: interrupt-controller@ffc01000 {
compatible = "arm,gic-400";
interrupt-controller;
#interrupt-cells = <3>;
#address-cells = <0>;
reg = <0x0 0xffc01000 0x0 0x1000>,
<0x0 0xffc02000 0x0 0x2000>,
<0x0 0xffc04000 0x0 0x2000>,
<0x0 0xffc06000 0x0 0x2000>;
interrupts = <GIC_PPI 9 0xf04>;
};
2014-07-15 20:16:19 +02:00
pinctrl: pinctrl {
compatible = "rockchip,rk3288-pinctrl";
rockchip,grf = <&grf>;
rockchip,pmu = <&pmu>;
2017-08-03 11:21:36 +08:00
#address-cells = <2>;
#size-cells = <2>;
2014-07-15 20:16:19 +02:00
ranges;
gpio0: gpio0@ff750000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff750000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO0>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio1: gpio1@ff780000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff780000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO1>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio2: gpio2@ff790000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff790000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO2>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio3: gpio3@ff7a0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7a0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO3>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio4: gpio4@ff7b0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7b0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO4>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio5: gpio5@ff7c0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7c0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO5>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio6: gpio6@ff7d0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7d0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO6>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio7: gpio7@ff7e0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7e0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO7>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
gpio8: gpio8@ff7f0000 {
compatible = "rockchip,gpio-bank";
2017-08-03 11:21:36 +08:00
reg = <0x0 0xff7f0000 0x0 0x100>;
2014-07-15 20:16:19 +02:00
interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&cru PCLK_GPIO8>;
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
#interrupt-cells = <2>;
};
2015-09-02 14:54:22 -07:00
hdmi {
2017-10-20 12:07:33 +02:00
hdmi_cec_c0: hdmi-cec-c0 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC0 2 &pcfg_pull_none>;
2017-10-20 12:07:33 +02:00
};
hdmi_cec_c7: hdmi-cec-c7 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC7 4 &pcfg_pull_none>;
2017-10-20 12:07:33 +02:00
};
2015-09-02 14:54:22 -07:00
hdmi_ddc: hdmi-ddc {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC3 2 &pcfg_pull_none>,
<7 RK_PC4 2 &pcfg_pull_none>;
2015-09-02 14:54:22 -07:00
};
};
2014-07-15 20:16:19 +02:00
pcfg_pull_up: pcfg-pull-up {
bias-pull-up;
};
pcfg_pull_down: pcfg-pull-down {
bias-pull-down;
};
pcfg_pull_none: pcfg-pull-none {
bias-disable;
};
2014-12-29 17:44:16 +08:00
pcfg_pull_none_12ma: pcfg-pull-none-12ma {
bias-disable;
drive-strength = <12>;
};
2014-12-01 16:52:19 +08:00
sleep {
global_pwroff: global-pwroff {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>;
2014-12-01 16:52:19 +08:00
};
ddrio_pwroff: ddrio-pwroff {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>;
2014-12-01 16:52:19 +08:00
};
ddr0_retention: ddr0-retention {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PA2 1 &pcfg_pull_up>;
2014-12-01 16:52:19 +08:00
};
ddr1_retention: ddr1-retention {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PA3 1 &pcfg_pull_up>;
2014-12-01 16:52:19 +08:00
};
};
2015-10-28 00:19:37 +01:00
edp {
edp_hpd: edp-hpd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB3 2 &pcfg_pull_down>;
2015-10-28 00:19:37 +01:00
};
};
2014-07-15 20:16:19 +02:00
i2c0 {
i2c0_xfer: i2c0-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>,
<0 RK_PC0 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
i2c1 {
i2c1_xfer: i2c1-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PA4 1 &pcfg_pull_none>,
<8 RK_PA5 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
i2c2 {
i2c2_xfer: i2c2-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PB1 1 &pcfg_pull_none>,
<6 RK_PB2 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
i2c3 {
i2c3_xfer: i2c3-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <2 RK_PC0 1 &pcfg_pull_none>,
<2 RK_PC1 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
i2c4 {
i2c4_xfer: i2c4-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC1 1 &pcfg_pull_none>,
<7 RK_PC2 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
i2c5 {
i2c5_xfer: i2c5-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC3 1 &pcfg_pull_none>,
<7 RK_PC4 1 &pcfg_pull_none>;
2014-09-12 18:54:55 +08:00
};
};
i2s0 {
i2s0_bus: i2s0-bus {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PA0 1 &pcfg_pull_none>,
<6 RK_PA1 1 &pcfg_pull_none>,
<6 RK_PA2 1 &pcfg_pull_none>,
<6 RK_PA3 1 &pcfg_pull_none>,
<6 RK_PA4 1 &pcfg_pull_none>,
<6 RK_PB0 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
2017-09-02 19:28:52 +08:00
lcdc {
lcdc_ctl: lcdc-ctl {
2019-04-02 14:08:57 +02:00
rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
<1 RK_PD1 1 &pcfg_pull_none>,
<1 RK_PD2 1 &pcfg_pull_none>,
<1 RK_PD3 1 &pcfg_pull_none>;
2017-09-02 19:28:52 +08:00
};
};
2014-07-15 20:16:19 +02:00
sdmmc {
sdmmc_clk: sdmmc-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PC4 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
sdmmc_cmd: sdmmc-cmd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PC5 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
2015-12-11 15:45:58 +01:00
sdmmc_cd: sdmmc-cd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PC6 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
sdmmc_bus1: sdmmc-bus1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PC0 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
sdmmc_bus4: sdmmc-bus4 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PC0 1 &pcfg_pull_up>,
<6 RK_PC1 1 &pcfg_pull_up>,
<6 RK_PC2 1 &pcfg_pull_up>,
<6 RK_PC3 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
};
2014-08-19 18:21:08 +08:00
sdio0 {
sdio0_bus1: sdio0-bus1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PC4 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_bus4: sdio0-bus4 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PC4 1 &pcfg_pull_up>,
<4 RK_PC5 1 &pcfg_pull_up>,
<4 RK_PC6 1 &pcfg_pull_up>,
<4 RK_PC7 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_cmd: sdio0-cmd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD0 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_clk: sdio0-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD1 1 &pcfg_pull_none>;
2014-08-19 18:21:08 +08:00
};
sdio0_cd: sdio0-cd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD2 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_wp: sdio0-wp {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD3 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_pwr: sdio0-pwr {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD4 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_bkpwr: sdio0-bkpwr {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD5 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio0_int: sdio0-int {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PD6 1 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
};
sdio1 {
sdio1_bus1: sdio1-bus1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD0 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_bus4: sdio1-bus4 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD0 4 &pcfg_pull_up>,
<3 RK_PD1 4 &pcfg_pull_up>,
<3 RK_PD2 4 &pcfg_pull_up>,
<3 RK_PD3 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_cd: sdio1-cd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD4 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_wp: sdio1-wp {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD5 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_bkpwr: sdio1-bkpwr {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD6 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_int: sdio1-int {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD7 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_cmd: sdio1-cmd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PA6 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
sdio1_clk: sdio1-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PA7 4 &pcfg_pull_none>;
2014-08-19 18:21:08 +08:00
};
sdio1_pwr: sdio1-pwr {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PB1 4 &pcfg_pull_up>;
2014-08-19 18:21:08 +08:00
};
};
2014-07-15 20:16:19 +02:00
emmc {
emmc_clk: emmc-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PC2 2 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
emmc_cmd: emmc-cmd {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PC0 2 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
emmc_pwr: emmc-pwr {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PB1 2 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
emmc_bus1: emmc-bus1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
emmc_bus4: emmc-bus4 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>,
<3 RK_PA1 2 &pcfg_pull_up>,
<3 RK_PA2 2 &pcfg_pull_up>,
<3 RK_PA3 2 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
emmc_bus8: emmc-bus8 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>,
<3 RK_PA1 2 &pcfg_pull_up>,
<3 RK_PA2 2 &pcfg_pull_up>,
<3 RK_PA3 2 &pcfg_pull_up>,
<3 RK_PA4 2 &pcfg_pull_up>,
<3 RK_PA5 2 &pcfg_pull_up>,
<3 RK_PA6 2 &pcfg_pull_up>,
<3 RK_PA7 2 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
};
2014-09-05 09:53:11 -07:00
spi0 {
spi0_clk: spi0-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB4 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi0_cs0: spi0-cs0 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB5 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi0_tx: spi0-tx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB6 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi0_rx: spi0-rx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB7 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi0_cs1: spi0-cs1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PC0 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
};
spi1 {
spi1_clk: spi1-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB4 2 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi1_cs0: spi1-cs0 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB5 2 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi1_rx: spi1-rx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB6 2 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi1_tx: spi1-tx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB7 2 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
};
spi2 {
spi2_cs1: spi2-cs1 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PA3 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi2_clk: spi2-clk {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PA6 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi2_cs0: spi2-cs0 {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PA7 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi2_rx: spi2-rx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PB0 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
spi2_tx: spi2-tx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <8 RK_PB1 1 &pcfg_pull_up>;
2014-09-05 09:53:11 -07:00
};
};
2014-07-15 20:16:19 +02:00
uart0 {
uart0_xfer: uart0-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PC0 1 &pcfg_pull_up>,
<4 RK_PC1 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
uart0_cts: uart0-cts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PC2 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
uart0_rts: uart0-rts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <4 RK_PC3 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
uart1 {
uart1_xfer: uart1-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB0 1 &pcfg_pull_up>,
<5 RK_PB1 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
uart1_cts: uart1-cts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB2 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
uart1_rts: uart1-rts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB3 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
uart2 {
uart2_xfer: uart2-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC6 1 &pcfg_pull_up>,
<7 RK_PC7 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
/* no rts / cts for uart2 */
};
uart3 {
uart3_xfer: uart3-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PA7 1 &pcfg_pull_up>,
<7 RK_PB0 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
uart3_cts: uart3-cts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB1 1 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
uart3_rts: uart3-rts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PB2 1 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
uart4 {
uart4_xfer: uart4-xfer {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB7 3 &pcfg_pull_up>,
<5 RK_PB6 3 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
uart4_cts: uart4-cts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB4 3 &pcfg_pull_up>;
2014-07-15 20:16:19 +02:00
};
uart4_rts: uart4-rts {
2019-04-02 14:08:57 +02:00
rockchip,pins = <5 RK_PB5 3 &pcfg_pull_none>;
2014-07-15 20:16:19 +02:00
};
};
2014-08-25 15:59:26 -07:00
2014-11-24 12:59:01 +08:00
tsadc {
2015-10-23 19:25:28 +08:00
otp_gpio: otp-gpio {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>;
2015-10-23 19:25:28 +08:00
};
2014-11-24 12:59:01 +08:00
otp_out: otp-out {
2019-04-02 14:08:57 +02:00
rockchip,pins = <0 RK_PB2 1 &pcfg_pull_none>;
2014-11-24 12:59:01 +08:00
};
};
2014-08-25 15:59:26 -07:00
pwm0 {
pwm0_pin: pwm0-pin {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PA0 1 &pcfg_pull_none>;
2014-08-25 15:59:26 -07:00
};
};
pwm1 {
pwm1_pin: pwm1-pin {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PA1 1 &pcfg_pull_none>;
2014-08-25 15:59:26 -07:00
};
};
pwm2 {
pwm2_pin: pwm2-pin {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC6 3 &pcfg_pull_none>;
2014-08-25 15:59:26 -07:00
};
};
pwm3 {
pwm3_pin: pwm3-pin {
2019-04-02 14:08:57 +02:00
rockchip,pins = <7 RK_PC7 3 &pcfg_pull_none>;
2014-08-25 15:59:26 -07:00
};
};
2014-12-29 17:44:16 +08:00
gmac {
rgmii_pins: rgmii-pins {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD6 3 &pcfg_pull_none>,
<3 RK_PD7 3 &pcfg_pull_none>,
<3 RK_PD2 3 &pcfg_pull_none>,
<3 RK_PD3 3 &pcfg_pull_none>,
<3 RK_PD4 3 &pcfg_pull_none_12ma>,
<3 RK_PD5 3 &pcfg_pull_none_12ma>,
<3 RK_PD0 3 &pcfg_pull_none_12ma>,
<3 RK_PD1 3 &pcfg_pull_none_12ma>,
<4 RK_PA0 3 &pcfg_pull_none>,
<4 RK_PA5 3 &pcfg_pull_none>,
<4 RK_PA6 3 &pcfg_pull_none>,
<4 RK_PB1 3 &pcfg_pull_none_12ma>,
<4 RK_PA4 3 &pcfg_pull_none_12ma>,
<4 RK_PA1 3 &pcfg_pull_none>,
<4 RK_PA3 3 &pcfg_pull_none>;
2014-12-29 17:44:16 +08:00
};
rmii_pins: rmii-pins {
2019-04-02 14:08:57 +02:00
rockchip,pins = <3 RK_PD6 3 &pcfg_pull_none>,
<3 RK_PD7 3 &pcfg_pull_none>,
<3 RK_PD4 3 &pcfg_pull_none>,
<3 RK_PD5 3 &pcfg_pull_none>,
<4 RK_PA0 3 &pcfg_pull_none>,
<4 RK_PA5 3 &pcfg_pull_none>,
<4 RK_PA4 3 &pcfg_pull_none>,
<4 RK_PA1 3 &pcfg_pull_none>,
<4 RK_PA2 3 &pcfg_pull_none>,
<4 RK_PA3 3 &pcfg_pull_none>;
2014-12-29 17:44:16 +08:00
};
};
2015-10-08 15:31:17 +02:00
spdif {
spdif_tx: spdif-tx {
2019-04-02 14:08:57 +02:00
rockchip,pins = <6 RK_PB3 1 &pcfg_pull_none>;
2015-10-08 15:31:17 +02:00
};
};
2014-07-15 20:16:19 +02:00
};
};