2009-01-09 03:46:40 +03:00
/*
* This file is subject to the terms and conditions of the GNU General Public
* License . See the file " COPYING " in the main directory of this archive
* for more details .
*
2010-07-23 21:57:49 +04:00
* Copyright ( C ) 2004 - 2008 , 2009 , 2010 Cavium Networks
2009-01-09 03:46:40 +03:00
*/
2009-06-23 13:36:38 +04:00
# include <linux/cpu.h>
2009-01-09 03:46:40 +03:00
# include <linux/init.h>
# include <linux/delay.h>
# include <linux/smp.h>
# include <linux/interrupt.h>
# include <linux/kernel_stat.h>
# include <linux/sched.h>
# include <linux/module.h>
# include <asm/mmu_context.h>
# include <asm/system.h>
# include <asm/time.h>
# include <asm/octeon/octeon.h>
2009-06-23 13:36:38 +04:00
# include "octeon_boot.h"
2009-01-09 03:46:40 +03:00
volatile unsigned long octeon_processor_boot = 0xff ;
volatile unsigned long octeon_processor_sp ;
volatile unsigned long octeon_processor_gp ;
2009-06-23 13:36:38 +04:00
# ifdef CONFIG_HOTPLUG_CPU
2010-07-23 21:57:51 +04:00
uint64_t octeon_bootloader_entry_addr ;
EXPORT_SYMBOL ( octeon_bootloader_entry_addr ) ;
2009-06-23 13:36:38 +04:00
# endif
2009-01-09 03:46:40 +03:00
static irqreturn_t mailbox_interrupt ( int irq , void * dev_id )
{
const int coreid = cvmx_get_core_num ( ) ;
uint64_t action ;
/* Load the mailbox register to figure out what we're supposed to do */
2011-02-18 01:47:52 +03:00
action = cvmx_read_csr ( CVMX_CIU_MBOX_CLRX ( coreid ) ) & 0xffff ;
2009-01-09 03:46:40 +03:00
/* Clear the mailbox to clear the interrupt */
cvmx_write_csr ( CVMX_CIU_MBOX_CLRX ( coreid ) , action ) ;
if ( action & SMP_CALL_FUNCTION )
smp_call_function_interrupt ( ) ;
2011-04-05 19:23:39 +04:00
if ( action & SMP_RESCHEDULE_YOURSELF )
scheduler_ipi ( ) ;
2009-01-09 03:46:40 +03:00
/* Check if we've been told to flush the icache */
if ( action & SMP_ICACHE_FLUSH )
asm volatile ( " synci 0($0) \ n " ) ;
return IRQ_HANDLED ;
}
/**
* Cause the function described by call_data to be executed on the passed
* cpu . When the function has finished , increment the finished field of
* call_data .
*/
void octeon_send_ipi_single ( int cpu , unsigned int action )
{
int coreid = cpu_logical_map ( cpu ) ;
/*
pr_info ( " SMP: Mailbox send cpu=%d, coreid=%d, action=%u \n " , cpu ,
coreid , action ) ;
*/
cvmx_write_csr ( CVMX_CIU_MBOX_SETX ( coreid ) , action ) ;
}
2009-10-02 03:47:38 +04:00
static inline void octeon_send_ipi_mask ( const struct cpumask * mask ,
unsigned int action )
2009-01-09 03:46:40 +03:00
{
unsigned int i ;
2009-10-02 03:47:38 +04:00
for_each_cpu_mask ( i , * mask )
2009-01-09 03:46:40 +03:00
octeon_send_ipi_single ( i , action ) ;
}
/**
2009-06-23 13:36:38 +04:00
* Detect available CPUs , populate cpu_possible_map
2009-01-09 03:46:40 +03:00
*/
2009-06-23 13:36:38 +04:00
static void octeon_smp_hotplug_setup ( void )
{
# ifdef CONFIG_HOTPLUG_CPU
2010-07-23 21:57:51 +04:00
struct linux_app_boot_info * labi ;
labi = ( struct linux_app_boot_info * ) PHYS_TO_XKSEG_CACHED ( LABI_ADDR_IN_BOOTLOADER ) ;
if ( labi - > labi_signature ! = LABI_SIGNATURE )
panic ( " The bootloader version on this board is incorrect. " ) ;
octeon_bootloader_entry_addr = labi - > InitTLBStart_addr ;
2009-06-23 13:36:38 +04:00
# endif
}
2009-01-09 03:46:40 +03:00
static void octeon_smp_setup ( void )
{
const int coreid = cvmx_get_core_num ( ) ;
int cpus ;
int id ;
int core_mask = octeon_get_boot_coremask ( ) ;
2010-07-23 21:57:49 +04:00
# ifdef CONFIG_HOTPLUG_CPU
unsigned int num_cores = cvmx_octeon_num_cores ( ) ;
# endif
/* The present CPUs are initially just the boot cpu (CPU 0). */
for ( id = 0 ; id < NR_CPUS ; id + + ) {
set_cpu_possible ( id , id = = 0 ) ;
set_cpu_present ( id , id = = 0 ) ;
}
2009-01-09 03:46:40 +03:00
__cpu_number_map [ coreid ] = 0 ;
__cpu_logical_map [ 0 ] = coreid ;
2010-07-23 21:57:49 +04:00
/* The present CPUs get the lowest CPU numbers. */
2009-01-09 03:46:40 +03:00
cpus = 1 ;
2010-07-23 21:57:49 +04:00
for ( id = 0 ; id < NR_CPUS ; id + + ) {
2009-01-09 03:46:40 +03:00
if ( ( id ! = coreid ) & & ( core_mask & ( 1 < < id ) ) ) {
2010-07-23 21:57:49 +04:00
set_cpu_possible ( cpus , true ) ;
set_cpu_present ( cpus , true ) ;
__cpu_number_map [ id ] = cpus ;
__cpu_logical_map [ cpus ] = id ;
cpus + + ;
}
}
# ifdef CONFIG_HOTPLUG_CPU
/*
* The possible CPUs are all those present on the chip . We
* will assign CPU numbers for possible cores as well . Cores
* are always consecutively numberd from 0.
*/
for ( id = 0 ; id < num_cores & & id < NR_CPUS ; id + + ) {
if ( ! ( core_mask & ( 1 < < id ) ) ) {
set_cpu_possible ( cpus , true ) ;
2009-01-09 03:46:40 +03:00
__cpu_number_map [ id ] = cpus ;
__cpu_logical_map [ cpus ] = id ;
cpus + + ;
}
}
2010-07-23 21:57:49 +04:00
# endif
2009-06-23 13:36:38 +04:00
octeon_smp_hotplug_setup ( ) ;
2009-01-09 03:46:40 +03:00
}
/**
* Firmware CPU startup hook
*
*/
static void octeon_boot_secondary ( int cpu , struct task_struct * idle )
{
int count ;
pr_info ( " SMP: Booting CPU%02d (CoreId %2d)... \n " , cpu ,
cpu_logical_map ( cpu ) ) ;
octeon_processor_sp = __KSTK_TOS ( idle ) ;
octeon_processor_gp = ( unsigned long ) ( task_thread_info ( idle ) ) ;
octeon_processor_boot = cpu_logical_map ( cpu ) ;
mb ( ) ;
count = 10000 ;
while ( octeon_processor_sp & & count ) {
/* Waiting for processor to get the SP and GP */
udelay ( 1 ) ;
count - - ;
}
if ( count = = 0 )
pr_err ( " Secondary boot timeout \n " ) ;
}
/**
* After we ' ve done initial boot , this function is called to allow the
* board code to clean up state , if needed
*/
2011-03-25 22:38:51 +03:00
static void __cpuinit octeon_init_secondary ( void )
2009-01-09 03:46:40 +03:00
{
2010-07-23 21:57:51 +04:00
unsigned int sr ;
2009-01-09 03:46:40 +03:00
2010-07-23 21:57:51 +04:00
sr = set_c0_status ( ST0_BEV ) ;
write_c0_ebase ( ( u32 ) ebase ) ;
write_c0_status ( sr ) ;
2009-01-09 03:46:40 +03:00
octeon_check_cpu_bist ( ) ;
octeon_init_cvmcount ( ) ;
2011-03-25 22:38:51 +03:00
octeon_irq_setup_secondary ( ) ;
raw_local_irq_enable ( ) ;
2009-01-09 03:46:40 +03:00
}
/**
* Callout to firmware before smp_init
*
*/
void octeon_prepare_cpus ( unsigned int max_cpus )
{
2011-03-25 22:38:51 +03:00
# ifdef CONFIG_HOTPLUG_CPU
struct linux_app_boot_info * labi ;
labi = ( struct linux_app_boot_info * ) PHYS_TO_XKSEG_CACHED ( LABI_ADDR_IN_BOOTLOADER ) ;
if ( labi - > labi_signature ! = LABI_SIGNATURE )
panic ( " The bootloader version on this board is incorrect. " ) ;
# endif
2011-02-18 01:47:52 +03:00
/*
* Only the low order mailbox bits are used for IPIs , leave
* the other bits alone .
*/
cvmx_write_csr ( CVMX_CIU_MBOX_CLRX ( cvmx_get_core_num ( ) ) , 0xffff ) ;
2009-08-01 01:30:07 +04:00
if ( request_irq ( OCTEON_IRQ_MBOX0 , mailbox_interrupt , IRQF_DISABLED ,
2011-02-18 01:47:52 +03:00
" SMP-IPI " , mailbox_interrupt ) ) {
2009-01-09 03:46:40 +03:00
panic ( " Cannot request_irq(OCTEON_IRQ_MBOX0) \n " ) ;
}
}
/**
* Last chance for the board code to finish SMP initialization before
* the CPU is " online " .
*/
static void octeon_smp_finish ( void )
{
# ifdef CONFIG_CAVIUM_GDB
unsigned long tmp ;
/* Pulse MCD0 signal on Ctrl-C to stop all the cores. Also set the MCD0
to be not masked by this core so we know the signal is received by
someone */
asm volatile ( " dmfc0 %0, $22 \n "
" ori %0, %0, 0x9100 \n " " dmtc0 %0, $22 \n " : " =r " ( tmp ) ) ;
# endif
octeon_user_io_init ( ) ;
/* to generate the first CPU timer interrupt */
write_c0_compare ( read_c0_count ( ) + mips_hpt_frequency / HZ ) ;
}
/**
* Hook for after all CPUs are online
*/
static void octeon_cpus_done ( void )
{
# ifdef CONFIG_CAVIUM_GDB
unsigned long tmp ;
/* Pulse MCD0 signal on Ctrl-C to stop all the cores. Also set the MCD0
to be not masked by this core so we know the signal is received by
someone */
asm volatile ( " dmfc0 %0, $22 \n "
" ori %0, %0, 0x9100 \n " " dmtc0 %0, $22 \n " : " =r " ( tmp ) ) ;
# endif
}
2009-06-23 13:36:38 +04:00
# ifdef CONFIG_HOTPLUG_CPU
/* State of each CPU. */
DEFINE_PER_CPU ( int , cpu_state ) ;
extern void fixup_irqs ( void ) ;
static DEFINE_SPINLOCK ( smp_reserve_lock ) ;
static int octeon_cpu_disable ( void )
{
unsigned int cpu = smp_processor_id ( ) ;
if ( cpu = = 0 )
return - EBUSY ;
spin_lock ( & smp_reserve_lock ) ;
cpu_clear ( cpu , cpu_online_map ) ;
cpu_clear ( cpu , cpu_callin_map ) ;
local_irq_disable ( ) ;
fixup_irqs ( ) ;
local_irq_enable ( ) ;
flush_cache_all ( ) ;
local_flush_tlb_all ( ) ;
spin_unlock ( & smp_reserve_lock ) ;
return 0 ;
}
static void octeon_cpu_die ( unsigned int cpu )
{
int coreid = cpu_logical_map ( cpu ) ;
2010-07-23 21:57:51 +04:00
uint32_t mask , new_mask ;
const struct cvmx_bootmem_named_block_desc * block_desc ;
2009-06-23 13:36:38 +04:00
while ( per_cpu ( cpu_state , cpu ) ! = CPU_DEAD )
cpu_relax ( ) ;
/*
* This is a bit complicated strategics of getting / settig available
* cores mask , copied from bootloader
*/
2010-07-23 21:57:51 +04:00
mask = 1 < < coreid ;
2009-06-23 13:36:38 +04:00
/* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
block_desc = cvmx_bootmem_find_named_block ( LINUX_APP_BOOT_BLOCK_NAME ) ;
if ( ! block_desc ) {
2010-07-23 21:57:51 +04:00
struct linux_app_boot_info * labi ;
2009-06-23 13:36:38 +04:00
2010-07-23 21:57:51 +04:00
labi = ( struct linux_app_boot_info * ) PHYS_TO_XKSEG_CACHED ( LABI_ADDR_IN_BOOTLOADER ) ;
2009-06-23 13:36:38 +04:00
2010-07-23 21:57:51 +04:00
labi - > avail_coremask | = mask ;
new_mask = labi - > avail_coremask ;
} else { /* alternative, already initialized */
uint32_t * p = ( uint32_t * ) PHYS_TO_XKSEG_CACHED ( block_desc - > base_addr +
AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK ) ;
* p | = mask ;
new_mask = * p ;
2009-06-23 13:36:38 +04:00
}
2010-07-23 21:57:51 +04:00
pr_info ( " Reset core %d. Available Coremask = 0x%x \n " , coreid , new_mask ) ;
mb ( ) ;
2009-06-23 13:36:38 +04:00
cvmx_write_csr ( CVMX_CIU_PP_RST , 1 < < coreid ) ;
cvmx_write_csr ( CVMX_CIU_PP_RST , 0 ) ;
}
void play_dead ( void )
{
2010-07-23 21:57:51 +04:00
int cpu = cpu_number_map ( cvmx_get_core_num ( ) ) ;
2009-06-23 13:36:38 +04:00
idle_task_exit ( ) ;
octeon_processor_boot = 0xff ;
2010-07-23 21:57:51 +04:00
per_cpu ( cpu_state , cpu ) = CPU_DEAD ;
mb ( ) ;
2009-06-23 13:36:38 +04:00
while ( 1 ) /* core will be reset here */
;
}
extern void kernel_entry ( unsigned long arg1 , . . . ) ;
static void start_after_reset ( void )
{
kernel_entry ( 0 , 0 , 0 ) ; /* set a2 = 0 for secondary core */
}
2010-07-23 21:57:51 +04:00
static int octeon_update_boot_vector ( unsigned int cpu )
2009-06-23 13:36:38 +04:00
{
int coreid = cpu_logical_map ( cpu ) ;
2010-07-23 21:57:51 +04:00
uint32_t avail_coremask ;
const struct cvmx_bootmem_named_block_desc * block_desc ;
2009-06-23 13:36:38 +04:00
struct boot_init_vector * boot_vect =
2010-07-23 21:57:51 +04:00
( struct boot_init_vector * ) PHYS_TO_XKSEG_CACHED ( BOOTLOADER_BOOT_VECTOR ) ;
2009-06-23 13:36:38 +04:00
block_desc = cvmx_bootmem_find_named_block ( LINUX_APP_BOOT_BLOCK_NAME ) ;
if ( ! block_desc ) {
2010-07-23 21:57:51 +04:00
struct linux_app_boot_info * labi ;
labi = ( struct linux_app_boot_info * ) PHYS_TO_XKSEG_CACHED ( LABI_ADDR_IN_BOOTLOADER ) ;
avail_coremask = labi - > avail_coremask ;
labi - > avail_coremask & = ~ ( 1 < < coreid ) ;
2009-06-23 13:36:38 +04:00
} else { /* alternative, already initialized */
2010-07-23 21:57:51 +04:00
avail_coremask = * ( uint32_t * ) PHYS_TO_XKSEG_CACHED (
block_desc - > base_addr + AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK ) ;
2009-06-23 13:36:38 +04:00
}
if ( ! ( avail_coremask & ( 1 < < coreid ) ) ) {
/* core not available, assume, that catched by simple-executive */
cvmx_write_csr ( CVMX_CIU_PP_RST , 1 < < coreid ) ;
cvmx_write_csr ( CVMX_CIU_PP_RST , 0 ) ;
}
boot_vect [ coreid ] . app_start_func_addr =
( uint32_t ) ( unsigned long ) start_after_reset ;
2010-07-23 21:57:51 +04:00
boot_vect [ coreid ] . code_addr = octeon_bootloader_entry_addr ;
2009-06-23 13:36:38 +04:00
2010-07-23 21:57:51 +04:00
mb ( ) ;
2009-06-23 13:36:38 +04:00
cvmx_write_csr ( CVMX_CIU_NMI , ( 1 < < coreid ) & avail_coremask ) ;
return 0 ;
}
static int __cpuinit octeon_cpu_callback ( struct notifier_block * nfb ,
unsigned long action , void * hcpu )
{
unsigned int cpu = ( unsigned long ) hcpu ;
switch ( action ) {
case CPU_UP_PREPARE :
octeon_update_boot_vector ( cpu ) ;
break ;
case CPU_ONLINE :
pr_info ( " Cpu %d online \n " , cpu ) ;
break ;
case CPU_DEAD :
break ;
}
return NOTIFY_OK ;
}
static int __cpuinit register_cavium_notifier ( void )
{
2010-07-23 21:57:50 +04:00
hotcpu_notifier ( octeon_cpu_callback , 0 ) ;
2009-06-23 13:36:38 +04:00
return 0 ;
}
late_initcall ( register_cavium_notifier ) ;
# endif /* CONFIG_HOTPLUG_CPU */
2009-01-09 03:46:40 +03:00
struct plat_smp_ops octeon_smp_ops = {
. send_ipi_single = octeon_send_ipi_single ,
. send_ipi_mask = octeon_send_ipi_mask ,
. init_secondary = octeon_init_secondary ,
. smp_finish = octeon_smp_finish ,
. cpus_done = octeon_cpus_done ,
. boot_secondary = octeon_boot_secondary ,
. smp_setup = octeon_smp_setup ,
. prepare_cpus = octeon_prepare_cpus ,
2009-06-23 13:36:38 +04:00
# ifdef CONFIG_HOTPLUG_CPU
. cpu_disable = octeon_cpu_disable ,
. cpu_die = octeon_cpu_die ,
# endif
2009-01-09 03:46:40 +03:00
} ;