2012-12-10 10:46:47 +00:00
/*
* Copyright ( C ) 2012 , 2013 - ARM Ltd
* Author : Marc Zyngier < marc . zyngier @ arm . com >
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
* You should have received a copy of the GNU General Public License
* along with this program . If not , see < http : //www.gnu.org/licenses/>.
*/
# ifndef __ARM64_KVM_ARM_H__
# define __ARM64_KVM_ARM_H__
2014-11-24 14:05:44 +00:00
# include <asm/esr.h>
2014-10-31 23:06:47 +00:00
# include <asm/memory.h>
2012-12-10 10:46:47 +00:00
# include <asm/types.h>
/* Hyp Configuration Register (HCR) bits */
2015-01-29 15:47:55 +00:00
# define HCR_E2H (UL(1) << 34)
2012-12-10 10:46:47 +00:00
# define HCR_ID (UL(1) << 33)
# define HCR_CD (UL(1) << 32)
# define HCR_RW_SHIFT 31
# define HCR_RW (UL(1) << HCR_RW_SHIFT)
# define HCR_TRVM (UL(1) << 30)
# define HCR_HCD (UL(1) << 29)
# define HCR_TDZ (UL(1) << 28)
# define HCR_TGE (UL(1) << 27)
# define HCR_TVM (UL(1) << 26)
# define HCR_TTLB (UL(1) << 25)
# define HCR_TPU (UL(1) << 24)
# define HCR_TPC (UL(1) << 23)
# define HCR_TSW (UL(1) << 22)
# define HCR_TAC (UL(1) << 21)
# define HCR_TIDCP (UL(1) << 20)
# define HCR_TSC (UL(1) << 19)
# define HCR_TID3 (UL(1) << 18)
# define HCR_TID2 (UL(1) << 17)
# define HCR_TID1 (UL(1) << 16)
# define HCR_TID0 (UL(1) << 15)
# define HCR_TWE (UL(1) << 14)
# define HCR_TWI (UL(1) << 13)
# define HCR_DC (UL(1) << 12)
# define HCR_BSU (3 << 10)
# define HCR_BSU_IS (UL(1) << 10)
# define HCR_FB (UL(1) << 9)
# define HCR_VA (UL(1) << 8)
# define HCR_VI (UL(1) << 7)
# define HCR_VF (UL(1) << 6)
# define HCR_AMO (UL(1) << 5)
# define HCR_IMO (UL(1) << 4)
# define HCR_FMO (UL(1) << 3)
# define HCR_PTW (UL(1) << 2)
# define HCR_SWIO (UL(1) << 1)
# define HCR_VM (UL(1) << 0)
/*
* The bits we set in HCR :
2016-02-24 09:52:41 -08:00
* RW : 64 bit by default , can be overridden for 32 bit VMs
2012-12-10 10:46:47 +00:00
* TAC : Trap ACTLR
* TSC : Trap SMC
2014-01-14 18:00:55 +00:00
* TVM : Trap VM ops ( until M + C set in SCTLR_EL1 )
2012-12-10 10:46:47 +00:00
* TSW : Trap cache operations by set / way
2013-08-02 11:41:13 +01:00
* TWE : Trap WFE
2012-12-10 10:46:47 +00:00
* TWI : Trap WFI
* TIDCP : Trap L2CTLR / L2ECTLR
* BSU_IS : Upgrade barriers to the inner shareable domain
* FB : Force broadcast of all maintainance operations
* AMO : Override CPSR . A and enable signaling with VA
* IMO : Override CPSR . I and enable signaling with VI
* FMO : Override CPSR . F and enable signaling with VF
* SWIO : Turn set / way invalidates into set / way clean + invalidate
*/
2013-08-02 11:41:13 +01:00
# define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
2014-01-14 18:00:55 +00:00
HCR_TVM | HCR_BSU_IS | HCR_FB | HCR_TAC | \
2013-08-09 18:19:11 +01:00
HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW )
2012-12-10 10:46:47 +00:00
# define HCR_VIRT_EXCP_MASK (HCR_VA | HCR_VI | HCR_VF)
2013-08-09 18:19:11 +01:00
# define HCR_INT_OVERRIDE (HCR_FMO | HCR_IMO)
2015-01-29 15:47:55 +00:00
# define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H)
2012-12-10 10:46:47 +00:00
/* Hyp System Control Register (SCTLR_EL2) bits */
# define SCTLR_EL2_EE (1 << 25)
# define SCTLR_EL2_WXN (1 << 19)
# define SCTLR_EL2_I (1 << 12)
# define SCTLR_EL2_SA (1 << 3)
# define SCTLR_EL2_C (1 << 2)
# define SCTLR_EL2_A (1 << 1)
# define SCTLR_EL2_M 1
# define SCTLR_EL2_FLAGS (SCTLR_EL2_M | SCTLR_EL2_A | SCTLR_EL2_C | \
SCTLR_EL2_SA | SCTLR_EL2_I )
/* TCR_EL2 Registers bits */
2015-08-24 14:42:05 +01:00
# define TCR_EL2_RES1 ((1 << 31) | (1 << 23))
2012-12-10 10:46:47 +00:00
# define TCR_EL2_TBI (1 << 20)
# define TCR_EL2_PS (7 << 16)
# define TCR_EL2_PS_40B (2 << 16)
# define TCR_EL2_TG0 (1 << 14)
# define TCR_EL2_SH0 (3 << 12)
# define TCR_EL2_ORGN0 (3 << 10)
# define TCR_EL2_IRGN0 (3 << 8)
# define TCR_EL2_T0SZ 0x3f
# define TCR_EL2_MASK (TCR_EL2_TG0 | TCR_EL2_SH0 | \
TCR_EL2_ORGN0 | TCR_EL2_IRGN0 | TCR_EL2_T0SZ )
/* VTCR_EL2 Registers bits */
2015-08-24 14:42:05 +01:00
# define VTCR_EL2_RES1 (1 << 31)
2012-12-10 10:46:47 +00:00
# define VTCR_EL2_PS_MASK (7 << 16)
# define VTCR_EL2_TG0_MASK (1 << 14)
# define VTCR_EL2_TG0_4K (0 << 14)
# define VTCR_EL2_TG0_64K (1 << 14)
# define VTCR_EL2_SH0_MASK (3 << 12)
# define VTCR_EL2_SH0_INNER (3 << 12)
# define VTCR_EL2_ORGN0_MASK (3 << 10)
# define VTCR_EL2_ORGN0_WBWA (1 << 10)
# define VTCR_EL2_IRGN0_MASK (3 << 8)
# define VTCR_EL2_IRGN0_WBWA (1 << 8)
# define VTCR_EL2_SL0_MASK (3 << 6)
# define VTCR_EL2_SL0_LVL1 (1 << 6)
# define VTCR_EL2_T0SZ_MASK 0x3f
# define VTCR_EL2_T0SZ_40B 24
2016-03-30 14:33:59 +01:00
# define VTCR_EL2_VS_SHIFT 19
# define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT)
# define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT)
2012-12-10 10:46:47 +00:00
2014-07-09 11:17:04 -05:00
/*
* We configure the Stage - 2 page tables to always restrict the IPA space to be
* 40 bits wide ( T0SZ = 24 ) . Systems with a PARange smaller than 40 bits are
* not known to exist and will break with this configuration .
*
2015-03-10 19:07:01 +00:00
* VTCR_EL2 . PS is extracted from ID_AA64MMFR0_EL1 . PARange at boot time
* ( see hyp - init . S ) .
*
2014-07-09 11:17:04 -05:00
* Note that when using 4 K pages , we concatenate two first level page tables
* together .
*
* The magic numbers used for VTTBR_X in this patch can be found in Tables
* D4 - 23 and D4 - 25 in ARM DDI 04 87 A . b .
*/
2012-12-10 10:46:47 +00:00
# ifdef CONFIG_ARM64_64K_PAGES
/*
* Stage2 translation configuration :
* 40 bits input ( T0SZ = 24 )
* 64 kB pages ( TG0 = 1 )
* 2 level page tables ( SL = 1 )
*/
2014-03-07 08:49:25 +00:00
# define VTCR_EL2_FLAGS (VTCR_EL2_TG0_64K | VTCR_EL2_SH0_INNER | \
VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
2015-08-24 14:42:05 +01:00
VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
VTCR_EL2_RES1 )
2012-12-10 10:46:47 +00:00
# define VTTBR_X (38 - VTCR_EL2_T0SZ_40B)
# else
/*
* Stage2 translation configuration :
* 40 bits input ( T0SZ = 24 )
* 4 kB pages ( TG0 = 0 )
* 3 level page tables ( SL = 1 )
*/
2014-03-07 08:49:25 +00:00
# define VTCR_EL2_FLAGS (VTCR_EL2_TG0_4K | VTCR_EL2_SH0_INNER | \
VTCR_EL2_ORGN0_WBWA | VTCR_EL2_IRGN0_WBWA | \
2015-08-24 14:42:05 +01:00
VTCR_EL2_SL0_LVL1 | VTCR_EL2_T0SZ_40B | \
VTCR_EL2_RES1 )
2012-12-10 10:46:47 +00:00
# define VTTBR_X (37 - VTCR_EL2_T0SZ_40B)
# endif
# define VTTBR_BADDR_SHIFT (VTTBR_X - 1)
2014-10-31 23:06:47 +00:00
# define VTTBR_BADDR_MASK (((UL(1) << (PHYS_MASK_SHIFT - VTTBR_X)) - 1) << VTTBR_BADDR_SHIFT)
# define VTTBR_VMID_SHIFT (UL(48))
2015-11-16 11:28:18 +00:00
# define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT)
2012-12-10 10:46:47 +00:00
/* Hyp System Trap Register */
# define HSTR_EL2_T(x) (1 << x)
2015-07-16 22:29:37 +01:00
/* Hyp Coproccessor Trap Register Shifts */
# define CPTR_EL2_TFP_SHIFT 10
2012-12-10 10:46:47 +00:00
/* Hyp Coprocessor Trap Register */
# define CPTR_EL2_TCPAC (1 << 31)
# define CPTR_EL2_TTA (1 << 20)
2015-07-16 22:29:37 +01:00
# define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
2016-01-19 16:20:18 +00:00
# define CPTR_EL2_DEFAULT 0x000033ff
2012-12-10 10:46:47 +00:00
/* Hyp Debug Configuration Register bits */
# define MDCR_EL2_TDRA (1 << 11)
# define MDCR_EL2_TDOSA (1 << 10)
# define MDCR_EL2_TDA (1 << 9)
# define MDCR_EL2_TDE (1 << 8)
# define MDCR_EL2_HPME (1 << 7)
# define MDCR_EL2_TPM (1 << 6)
# define MDCR_EL2_TPMCR (1 << 5)
# define MDCR_EL2_HPMN_MASK (0x1F)
2014-11-24 14:05:44 +00:00
/* For compatibility with fault code shared with 32-bit */
# define FSC_FAULT ESR_ELx_FSC_FAULT
2015-03-12 18:16:51 +00:00
# define FSC_ACCESS ESR_ELx_FSC_ACCESS
2014-11-24 14:05:44 +00:00
# define FSC_PERM ESR_ELx_FSC_PERM
2012-12-10 10:46:47 +00:00
/* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
2014-10-31 23:06:47 +00:00
# define HPFAR_MASK (~UL(0xf))
2012-12-10 10:46:47 +00:00
2015-08-30 15:55:22 +02:00
# define kvm_arm_exception_type \
{ 0 , " IRQ " } , \
{ 1 , " TRAP " }
# define ECN(x) { ESR_ELx_EC_##x, #x }
# define kvm_arm_exception_class \
ECN ( UNKNOWN ) , ECN ( WFx ) , ECN ( CP15_32 ) , ECN ( CP15_64 ) , ECN ( CP14_MR ) , \
ECN ( CP14_LS ) , ECN ( FP_ASIMD ) , ECN ( CP10_ID ) , ECN ( CP14_64 ) , ECN ( SVC64 ) , \
ECN ( HVC64 ) , ECN ( SMC64 ) , ECN ( SYS64 ) , ECN ( IMP_DEF ) , ECN ( IABT_LOW ) , \
ECN ( IABT_CUR ) , ECN ( PC_ALIGN ) , ECN ( DABT_LOW ) , ECN ( DABT_CUR ) , \
ECN ( SP_ALIGN ) , ECN ( FP_EXC32 ) , ECN ( FP_EXC64 ) , ECN ( SERROR ) , \
ECN ( BREAKPT_LOW ) , ECN ( BREAKPT_CUR ) , ECN ( SOFTSTP_LOW ) , \
ECN ( SOFTSTP_CUR ) , ECN ( WATCHPT_LOW ) , ECN ( WATCHPT_CUR ) , \
ECN ( BKPT32 ) , ECN ( VECTOR32 ) , ECN ( BRK64 )
2015-10-28 14:15:45 +00:00
# define CPACR_EL1_FPEN (3 << 20)
# define CPACR_EL1_TTA (1 << 28)
2012-12-10 10:46:47 +00:00
# endif /* __ARM64_KVM_ARM_H__ */