2007-06-21 11:34:16 +08:00
/*
2007-07-24 15:23:20 +08:00
* File : include / asm - blackfin / mach - bf548 / anomaly . h
* Bugs : Enter bugs at http : //blackfin.uclinux.org/
2007-06-21 11:34:16 +08:00
*
2007-07-24 15:23:20 +08:00
* Copyright ( C ) 2004 - 2007 Analog Devices Inc .
* Licensed under the GPL - 2 or later .
2007-06-21 11:34:16 +08:00
*/
2007-07-25 11:19:14 +08:00
/* This file shoule be up to date with:
2007-12-24 20:05:09 +08:00
* - Revision E , 11 / 28 / 2007 ; ADSP - BF542 / BF544 / BF547 / BF548 / BF549 Blackfin Processor Anomaly List
2007-07-25 11:19:14 +08:00
*/
2007-06-21 11:34:16 +08:00
# ifndef _MACH_ANOMALY_H_
# define _MACH_ANOMALY_H_
2007-07-24 15:23:20 +08:00
2007-07-25 11:19:14 +08:00
/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot 2 Not Supported */
# define ANOMALY_05000074 (1)
/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
# define ANOMALY_05000119 (1)
/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
# define ANOMALY_05000122 (1)
/* Spurious Hardware Error from an Access in the Shadow of a Conditional Branch */
# define ANOMALY_05000245 (1)
/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
# define ANOMALY_05000265 (1)
/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
# define ANOMALY_05000272 (1)
2007-07-25 11:56:01 +08:00
/* False Hardware Error Exception when ISR context is not restored */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000281 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000304 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
# define ANOMALY_05000310 (1)
/* Errors When SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000312 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* TWI Slave Boot Mode Is Not Functional */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000324 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* External FIFO Boot Mode Is Not Functional */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000325 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000327 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Incorrect Access of OTP_STATUS During otp_write() Function */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000328 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Synchronous Burst Flash Boot Mode Is Not Functional */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000329 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Host DMA Boot Mode Is Not Functional */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000330 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000334 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Inadequate Rotary Debounce Logic Duration */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000335 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Phantom Interrupt Occurs After First Configuration of Host DMA Port */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000336 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000337 (__SILICON_REVISION__ < 1)
2007-07-25 11:19:14 +08:00
/* Slave-Mode SPI0 MISO Failure With CPHA = 0 */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000338 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000340 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000344 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* USB Calibration Value Is Not Intialized */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000346 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* Boot ROM Kernel Incorrectly Alters Reset Value of USB Register */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000347 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* Data Lost when Core Reads SDH Data FIFO */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000349 (__SILICON_REVISION__ < 1)
2007-08-05 17:32:25 +08:00
/* PLL Status Register Is Inaccurate */
2007-12-24 20:05:09 +08:00
# define ANOMALY_05000351 (__SILICON_REVISION__ < 1)
/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
# define ANOMALY_05000357 (1)
/* External Memory Read Access Hangs Core With PLL Bypass */
# define ANOMALY_05000360 (1)
/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */
# define ANOMALY_05000365 (1)
/* Addressing Conflict between Boot ROM and Asynchronous Memory */
# define ANOMALY_05000369 (1)
/* Mobile DDR Operation Not Functional */
# define ANOMALY_05000377 (1)
/* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */
# define ANOMALY_05000378 (1)
2007-07-25 11:19:14 +08:00
/* Anomalies that don't exist on this proc */
# define ANOMALY_05000125 (0)
2007-08-05 15:31:16 +08:00
# define ANOMALY_05000158 (0)
2007-07-25 11:19:14 +08:00
# define ANOMALY_05000183 (0)
# define ANOMALY_05000198 (0)
2007-08-05 16:53:10 +08:00
# define ANOMALY_05000230 (0)
2007-07-25 11:19:14 +08:00
# define ANOMALY_05000244 (0)
2007-07-25 11:56:01 +08:00
# define ANOMALY_05000261 (0)
2007-07-25 11:19:14 +08:00
# define ANOMALY_05000263 (0)
# define ANOMALY_05000266 (0)
# define ANOMALY_05000273 (0)
# define ANOMALY_05000311 (0)
2007-10-10 16:58:49 +08:00
# define ANOMALY_05000323 (0)
2007-06-21 11:34:16 +08:00
2007-07-25 11:19:14 +08:00
# endif