2022-06-07 16:11:11 +02:00
/* SPDX-License-Identifier: GPL-2.0-only */
2012-06-18 00:47:26 -06:00
/*
* AM33XX PRM instance offset macros
*
2020-07-19 10:48:44 +02:00
* Copyright ( C ) 2011 - 2012 Texas Instruments Incorporated - https : //www.ti.com/
2012-06-18 00:47:26 -06:00
*/
# ifndef __ARCH_ARM_MACH_OMAP2_PRM33XX_H
# define __ARCH_ARM_MACH_OMAP2_PRM33XX_H
# include "prcm-common.h"
# include "prm.h"
# define AM33XX_PRM_BASE 0x44E00000
# define AM33XX_PRM_REGADDR(inst, reg) \
AM33XX_L4_WK_IO_ADDRESS ( AM33XX_PRM_BASE + ( inst ) + ( reg ) )
/* PRM instances */
# define AM33XX_PRM_OCP_SOCKET_MOD 0x0B00
# define AM33XX_PRM_PER_MOD 0x0C00
# define AM33XX_PRM_WKUP_MOD 0x0D00
# define AM33XX_PRM_MPU_MOD 0x0E00
# define AM33XX_PRM_DEVICE_MOD 0x0F00
# define AM33XX_PRM_RTC_MOD 0x1000
# define AM33XX_PRM_GFX_MOD 0x1100
# define AM33XX_PRM_CEFUSE_MOD 0x1200
/* PRM.PER_PRM register offsets */
# define AM33XX_PM_PER_PWRSTST_OFFSET 0x0008
# define AM33XX_PM_PER_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_PER_MOD, 0x0008)
# define AM33XX_PM_PER_PWRSTCTRL_OFFSET 0x000c
# define AM33XX_PM_PER_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_PER_MOD, 0x000c)
/* PRM.WKUP_PRM register offsets */
# define AM33XX_PM_WKUP_PWRSTCTRL_OFFSET 0x0004
# define AM33XX_PM_WKUP_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_WKUP_MOD, 0x0004)
# define AM33XX_PM_WKUP_PWRSTST_OFFSET 0x0008
# define AM33XX_PM_WKUP_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_WKUP_MOD, 0x0008)
/* PRM.MPU_PRM register offsets */
# define AM33XX_PM_MPU_PWRSTCTRL_OFFSET 0x0000
# define AM33XX_PM_MPU_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_MPU_MOD, 0x0000)
# define AM33XX_PM_MPU_PWRSTST_OFFSET 0x0004
# define AM33XX_PM_MPU_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_MPU_MOD, 0x0004)
/* PRM.DEVICE_PRM register offsets */
# define AM33XX_PRM_RSTCTRL_OFFSET 0x0000
# define AM33XX_PRM_RSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_DEVICE_MOD, 0x0000)
/* PRM.RTC_PRM register offsets */
# define AM33XX_PM_RTC_PWRSTCTRL_OFFSET 0x0000
# define AM33XX_PM_RTC_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_RTC_MOD, 0x0000)
# define AM33XX_PM_RTC_PWRSTST_OFFSET 0x0004
# define AM33XX_PM_RTC_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_RTC_MOD, 0x0004)
/* PRM.GFX_PRM register offsets */
# define AM33XX_PM_GFX_PWRSTCTRL_OFFSET 0x0000
# define AM33XX_PM_GFX_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_GFX_MOD, 0x0000)
# define AM33XX_PM_GFX_PWRSTST_OFFSET 0x0010
# define AM33XX_PM_GFX_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_GFX_MOD, 0x0010)
/* PRM.CEFUSE_PRM register offsets */
# define AM33XX_PM_CEFUSE_PWRSTCTRL_OFFSET 0x0000
# define AM33XX_PM_CEFUSE_PWRSTCTRL AM33XX_PRM_REGADDR(AM33XX_PRM_CEFUSE_MOD, 0x0000)
# define AM33XX_PM_CEFUSE_PWRSTST_OFFSET 0x0004
# define AM33XX_PM_CEFUSE_PWRSTST AM33XX_PRM_REGADDR(AM33XX_PRM_CEFUSE_MOD, 0x0004)
2013-01-29 16:45:01 +05:30
# ifndef __ASSEMBLER__
2014-11-20 15:02:59 +02:00
int am33xx_prm_init ( const struct omap_prcm_init_data * data ) ;
2014-10-27 08:39:24 -07:00
2013-01-29 16:45:01 +05:30
# endif /* ASSEMBLER */
2012-06-18 00:47:26 -06:00
# endif