2005-04-17 02:20:36 +04:00
/*
* This file is subject to the terms and conditions of the GNU General Public
* License . See the file " COPYING " in the main directory of this archive
* for more details .
*
* Copyright ( C ) 2003 , 2004 Ralf Baechle
2005-05-05 20:45:59 +04:00
* Copyright ( C ) 2004 Maciej W . Rozycki
2005-04-17 02:20:36 +04:00
*/
# ifndef __ASM_CPU_FEATURES_H
# define __ASM_CPU_FEATURES_H
# include <asm/cpu.h>
# include <asm/cpu-info.h>
# include <cpu-feature-overrides.h>
/*
* SMP assumption : Options of CPU 0 are a superset of all processors .
* This is true for all known MIPS systems .
*/
# ifndef cpu_has_tlb
# define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
# endif
2013-11-14 20:12:23 +04:00
# ifndef cpu_has_tlbinv
# define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
# endif
2013-11-14 20:12:24 +04:00
# ifndef cpu_has_segments
# define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
# endif
2014-01-09 20:01:29 +04:00
# ifndef cpu_has_eva
# define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
# endif
2014-07-14 15:43:28 +04:00
# ifndef cpu_has_htw
# define cpu_has_htw (cpu_data[0].options & MIPS_CPU_HTW)
# endif
2014-07-15 17:09:55 +04:00
# ifndef cpu_has_rixiex
# define cpu_has_rixiex (cpu_data[0].options & MIPS_CPU_RIXIEX)
# endif
2014-07-14 13:32:14 +04:00
# ifndef cpu_has_maar
# define cpu_has_maar (cpu_data[0].options & MIPS_CPU_MAAR)
# endif
2013-06-26 19:06:34 +04:00
/*
* For the moment we don ' t consider R6000 and R8000 so we can assume that
* anything that doesn ' t support R4000 - style exceptions and interrupts is
* R3000 - like . Users should still treat these two macro definitions as
* opaque .
*/
# ifndef cpu_has_3kex
# define cpu_has_3kex (!cpu_has_4kex)
# endif
2005-04-17 02:20:36 +04:00
# ifndef cpu_has_4kex
# define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
# endif
2005-10-01 16:06:32 +04:00
# ifndef cpu_has_3k_cache
# define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
# endif
# define cpu_has_6k_cache 0
# define cpu_has_8k_cache 0
# ifndef cpu_has_4k_cache
# define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
# endif
# ifndef cpu_has_tx39_cache
# define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
# endif
2008-12-12 02:33:27 +03:00
# ifndef cpu_has_octeon_cache
# define cpu_has_octeon_cache 0
# endif
2005-04-17 02:20:36 +04:00
# ifndef cpu_has_fpu
2006-04-05 12:45:47 +04:00
# define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
2007-03-09 19:07:45 +03:00
# define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
# else
# define raw_cpu_has_fpu cpu_has_fpu
2005-04-17 02:20:36 +04:00
# endif
# ifndef cpu_has_32fpr
# define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
# endif
# ifndef cpu_has_counter
# define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
# endif
# ifndef cpu_has_watch
# define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
# endif
# ifndef cpu_has_divec
# define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
# endif
# ifndef cpu_has_vce
# define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
# endif
# ifndef cpu_has_cache_cdex_p
# define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
# endif
# ifndef cpu_has_cache_cdex_s
# define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
# endif
# ifndef cpu_has_prefetch
# define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
# endif
# ifndef cpu_has_mcheck
# define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
# endif
# ifndef cpu_has_ejtag
# define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
# endif
# ifndef cpu_has_llsc
# define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
# endif
2009-07-13 22:15:19 +04:00
# ifndef kernel_uses_llsc
# define kernel_uses_llsc cpu_has_llsc
# endif
2005-05-05 20:45:59 +04:00
# ifndef cpu_has_mips16
# define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
# endif
# ifndef cpu_has_mdmx
2013-06-21 14:10:46 +04:00
# define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
2005-05-05 20:45:59 +04:00
# endif
# ifndef cpu_has_mips3d
2013-06-21 14:10:46 +04:00
# define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
2005-05-05 20:45:59 +04:00
# endif
# ifndef cpu_has_smartmips
2013-06-21 14:10:46 +04:00
# define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
2005-05-05 20:45:59 +04:00
# endif
2014-05-29 01:52:07 +04:00
2012-09-14 01:47:58 +04:00
# ifndef cpu_has_rixi
2014-05-29 01:52:07 +04:00
# ifdef CONFIG_64BIT
# define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
# else /* CONFIG_32BIT */
# define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
# endif
2012-09-14 01:47:58 +04:00
# endif
2014-05-29 01:52:07 +04:00
2012-12-07 07:51:35 +04:00
# ifndef cpu_has_mmips
2013-05-25 00:54:10 +04:00
# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
# else
# define cpu_has_mmips 0
# endif
2012-12-07 07:51:35 +04:00
# endif
2014-05-29 01:52:07 +04:00
2005-04-17 02:20:36 +04:00
# ifndef cpu_has_vtag_icache
# define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
# endif
# ifndef cpu_has_dc_aliases
# define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
# endif
# ifndef cpu_has_ic_fills_f_dc
# define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
# endif
2006-03-13 12:23:03 +03:00
# ifndef cpu_has_pindexed_dcache
2013-06-21 14:10:46 +04:00
# define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
2006-03-13 12:23:03 +03:00
# endif
MIPS: Build uasm-generated code only once to avoid CPU Hotplug problem
This and the next patch resolve memory corruption problems while CPU
hotplug. Without these patches, memory corruption can triggered easily
as below:
On a quad-core MIPS platform, use "spawn" of UnixBench-5.1.3 (http://
code.google.com/p/byte-unixbench/) and a CPU hotplug script like this
(hotplug.sh):
while true; do
echo 0 >/sys/devices/system/cpu/cpu1/online
echo 0 >/sys/devices/system/cpu/cpu2/online
echo 0 >/sys/devices/system/cpu/cpu3/online
sleep 1
echo 1 >/sys/devices/system/cpu/cpu1/online
echo 1 >/sys/devices/system/cpu/cpu2/online
echo 1 >/sys/devices/system/cpu/cpu3/online
sleep 1
done
Run "hotplug.sh" and then run "spawn 10000", spawn will get segfault
after a few minutes.
This patch:
Currently, clear_page()/copy_page() are generated by Micro-assembler
dynamically. But they are unavailable until uasm_resolve_relocs() has
finished because jump labels are illegal before that. Since these
functions are shared by every CPU, we only call build_clear_page()/
build_copy_page() only once at boot time. Without this patch, programs
will get random memory corruption (segmentation fault, bus error, etc.)
while CPU Hotplug (e.g. one CPU is using clear_page() while another is
generating it in cpu_cache_init()).
For similar reasons we modify build_tlb_refill_handler()'s invocation.
V2:
1, Rework the code to make CPU#0 can be online/offline.
2, Introduce cpu_has_local_ebase feature since some types of MIPS CPU
need a per-CPU tlb_refill_handler().
Signed-off-by: Huacai Chen <chenhc@lemote.com>
Signed-off-by: Hongbing Hu <huhb@lemote.com>
Acked-by: David Daney <david.daney@cavium.com>
Patchwork: http://patchwork.linux-mips.org/patch/4994/
Acked-by: John Crispin <blogic@openwrt.org>
2013-03-17 15:49:38 +04:00
# ifndef cpu_has_local_ebase
# define cpu_has_local_ebase 1
# endif
2005-04-17 02:20:36 +04:00
/*
2013-01-22 15:59:30 +04:00
* I - Cache snoops remote store . This only matters on SMP . Some multiprocessors
2005-04-17 02:20:36 +04:00
* such as the R10000 have I - Caches that snoop local stores ; the embedded ones
* don ' t . For maintaining I - cache coherency this means we need to flush the
* D - cache all the way back to whever the I - cache does refills from , so the
* I - cache has a chance to see the new data at all . Then we have to flush the
* I - cache also .
* Note we may have been rescheduled and may no longer be running on the CPU
* that did the store so we can ' t optimize this into only doing the flush on
* the local CPU .
*/
# ifndef cpu_icache_snoops_remote_store
# ifdef CONFIG_SMP
# define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
# else
# define cpu_icache_snoops_remote_store 1
# endif
# endif
2012-12-07 08:31:36 +04:00
# ifndef cpu_has_mips_2
# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
# endif
# ifndef cpu_has_mips_3
# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
# endif
# ifndef cpu_has_mips_4
# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
# endif
# ifndef cpu_has_mips_5
# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
# endif
2013-06-21 14:10:46 +04:00
# ifndef cpu_has_mips32r1
2005-12-09 15:20:49 +03:00
# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
2013-06-21 14:10:46 +04:00
# endif
# ifndef cpu_has_mips32r2
2005-12-09 15:20:49 +03:00
# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
2013-06-21 14:10:46 +04:00
# endif
# ifndef cpu_has_mips64r1
2005-12-09 15:20:49 +03:00
# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
2013-06-21 14:10:46 +04:00
# endif
# ifndef cpu_has_mips64r2
2005-12-09 15:20:49 +03:00
# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
2013-06-21 14:10:46 +04:00
# endif
2005-12-09 15:20:49 +03:00
/*
* Shortcuts . . .
*/
2014-04-19 15:11:37 +04:00
# define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
# define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
# define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
# define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
# define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
# define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
# define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
# define cpu_has_mips_4_5_r2 (cpu_has_mips_4_5 | cpu_has_mips_r2)
2005-12-09 15:20:49 +03:00
# define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
# define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
2013-01-22 15:59:30 +04:00
# define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
# define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
2008-10-28 12:37:47 +03:00
# define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
cpu_has_mips64r1 | cpu_has_mips64r2 )
2005-12-09 15:20:49 +03:00
2009-05-12 23:41:53 +04:00
# ifndef cpu_has_mips_r2_exec_hazard
# define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
# endif
2009-04-19 05:21:22 +04:00
/*
* MIPS32 , MIPS64 , VR5500 , IDT32332 , IDT32334 and maybe a few other
2013-09-23 01:04:27 +04:00
* pre - MIPS32 / MIPS64 processors have CLO , CLZ . The IDT RC64574 is 64 - bit and
2010-08-05 16:26:01 +04:00
* has CLO and CLZ but not DCLO nor DCLZ . For 64 - bit kernels
2009-04-19 05:21:22 +04:00
* cpu_has_clo_clz also indicates the availability of DCLO and DCLZ .
*/
2013-06-21 14:10:46 +04:00
# ifndef cpu_has_clo_clz
# define cpu_has_clo_clz cpu_has_mips_r
# endif
2009-04-19 05:21:22 +04:00
2005-05-31 15:49:19 +04:00
# ifndef cpu_has_dsp
# define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
# endif
2012-08-03 19:26:04 +04:00
# ifndef cpu_has_dsp2
# define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
# endif
2005-07-14 11:34:18 +04:00
# ifndef cpu_has_mipsmt
2006-06-30 15:32:37 +04:00
# define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
2005-07-14 11:34:18 +04:00
# endif
2007-07-10 20:33:02 +04:00
# ifndef cpu_has_userlocal
# define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
# endif
2005-09-04 02:56:16 +04:00
# ifdef CONFIG_32BIT
2005-04-17 02:20:36 +04:00
# ifndef cpu_has_nofpuex
# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
# endif
# ifndef cpu_has_64bits
# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
# endif
# ifndef cpu_has_64bit_zero_reg
2013-06-21 14:10:46 +04:00
# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
2005-04-17 02:20:36 +04:00
# endif
# ifndef cpu_has_64bit_gp_regs
# define cpu_has_64bit_gp_regs 0
# endif
# ifndef cpu_has_64bit_addresses
# define cpu_has_64bit_addresses 0
# endif
2010-02-02 19:52:20 +03:00
# ifndef cpu_vmbits
# define cpu_vmbits 31
# endif
2005-04-17 02:20:36 +04:00
# endif
2005-09-04 02:56:16 +04:00
# ifdef CONFIG_64BIT
2005-04-17 02:20:36 +04:00
# ifndef cpu_has_nofpuex
# define cpu_has_nofpuex 0
# endif
# ifndef cpu_has_64bits
# define cpu_has_64bits 1
# endif
# ifndef cpu_has_64bit_zero_reg
# define cpu_has_64bit_zero_reg 1
# endif
# ifndef cpu_has_64bit_gp_regs
# define cpu_has_64bit_gp_regs 1
# endif
# ifndef cpu_has_64bit_addresses
# define cpu_has_64bit_addresses 1
# endif
2010-02-02 19:52:20 +03:00
# ifndef cpu_vmbits
# define cpu_vmbits cpu_data[0].vmbits
# define __NEED_VMBITS_PROBE
# endif
2005-04-17 02:20:36 +04:00
# endif
2006-06-05 20:24:46 +04:00
# if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
# elif !defined(cpu_has_vint)
2005-07-14 11:34:18 +04:00
# define cpu_has_vint 0
2006-06-05 20:24:46 +04:00
# endif
# if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
# elif !defined(cpu_has_veic)
2005-07-14 11:34:18 +04:00
# define cpu_has_veic 0
# endif
2006-07-06 16:04:01 +04:00
# ifndef cpu_has_inclusive_pcaches
# define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
2005-04-17 02:20:36 +04:00
# endif
# ifndef cpu_dcache_line_size
2007-11-27 19:20:47 +03:00
# define cpu_dcache_line_size() cpu_data[0].dcache.linesz
2005-04-17 02:20:36 +04:00
# endif
# ifndef cpu_icache_line_size
2007-11-27 19:20:47 +03:00
# define cpu_icache_line_size() cpu_data[0].icache.linesz
2005-04-17 02:20:36 +04:00
# endif
# ifndef cpu_scache_line_size
2007-11-27 19:20:47 +03:00
# define cpu_scache_line_size() cpu_data[0].scache.linesz
2005-04-17 02:20:36 +04:00
# endif
2009-05-14 02:59:55 +04:00
# ifndef cpu_hwrena_impl_bits
# define cpu_hwrena_impl_bits 0
# endif
2012-07-14 00:44:51 +04:00
# ifndef cpu_has_perf_cntr_intr_bit
# define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
# endif
2013-02-17 02:42:43 +04:00
# ifndef cpu_has_vz
# define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
# endif
2014-01-27 19:23:10 +04:00
# if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
# define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
# elif !defined(cpu_has_msa)
# define cpu_has_msa 0
# endif
2005-04-17 02:20:36 +04:00
# endif /* __ASM_CPU_FEATURES_H */