2021-01-27 12:38:11 +05:30
// SPDX-License-Identifier: GPL-2.0-only
/*
* Copyright ( c ) 2019 - 2020 , The Linux Foundation . All rights reserved .
* Copyright ( c ) 2020 - 2021 , Linaro Limited
*/
2021-12-15 17:07:56 +05:30
# include <linux/clk-provider.h>
2021-01-27 12:38:11 +05:30
# include <linux/module.h>
# include <linux/platform_device.h>
# include <linux/regmap.h>
# include <dt-bindings/clock/qcom,gcc-sm8350.h>
# include "clk-alpha-pll.h"
# include "clk-branch.h"
# include "clk-rcg.h"
# include "clk-regmap.h"
# include "clk-regmap-divider.h"
# include "clk-regmap-mux.h"
2023-04-12 16:48:29 +03:00
# include "clk-regmap-phy-mux.h"
2021-02-10 21:46:49 +05:30
# include "gdsc.h"
2021-01-27 12:38:11 +05:30
# include "reset.h"
enum {
P_BI_TCXO ,
P_GCC_GPLL0_OUT_EVEN ,
P_GCC_GPLL0_OUT_MAIN ,
P_GCC_GPLL4_OUT_MAIN ,
P_GCC_GPLL9_OUT_MAIN ,
P_PCIE_0_PIPE_CLK ,
P_PCIE_1_PIPE_CLK ,
P_SLEEP_CLK ,
P_UFS_CARD_RX_SYMBOL_0_CLK ,
P_UFS_CARD_RX_SYMBOL_1_CLK ,
P_UFS_CARD_TX_SYMBOL_0_CLK ,
P_UFS_PHY_RX_SYMBOL_0_CLK ,
P_UFS_PHY_RX_SYMBOL_1_CLK ,
P_UFS_PHY_TX_SYMBOL_0_CLK ,
P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK ,
P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK ,
} ;
static struct clk_alpha_pll gcc_gpll0 = {
. offset = 0x0 ,
. regs = clk_alpha_pll_regs [ CLK_ALPHA_PLL_TYPE_LUCID ] ,
. clkr = {
. enable_reg = 0x52018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpll0 " ,
. parent_data = & ( const struct clk_parent_data ) {
. fw_name = " bi_tcxo " ,
} ,
. num_parents = 1 ,
. ops = & clk_alpha_pll_fixed_lucid_5lpe_ops ,
} ,
} ,
} ;
static const struct clk_div_table post_div_table_gcc_gpll0_out_even [ ] = {
{ 0x1 , 2 } ,
{ }
} ;
static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
. offset = 0x0 ,
. post_div_shift = 8 ,
. post_div_table = post_div_table_gcc_gpll0_out_even ,
. num_post_div = ARRAY_SIZE ( post_div_table_gcc_gpll0_out_even ) ,
. width = 4 ,
. regs = clk_alpha_pll_regs [ CLK_ALPHA_PLL_TYPE_LUCID ] ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpll0_out_even " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gpll0 . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. ops = & clk_alpha_pll_postdiv_lucid_5lpe_ops ,
} ,
} ;
static struct clk_alpha_pll gcc_gpll4 = {
. offset = 0x76000 ,
. regs = clk_alpha_pll_regs [ CLK_ALPHA_PLL_TYPE_LUCID ] ,
. clkr = {
. enable_reg = 0x52018 ,
. enable_mask = BIT ( 4 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpll4 " ,
. parent_data = & ( const struct clk_parent_data ) {
. fw_name = " bi_tcxo " ,
. name = " bi_tcxo " ,
} ,
. num_parents = 1 ,
. ops = & clk_alpha_pll_fixed_lucid_5lpe_ops ,
} ,
} ,
} ;
static struct clk_alpha_pll gcc_gpll9 = {
. offset = 0x1c000 ,
. regs = clk_alpha_pll_regs [ CLK_ALPHA_PLL_TYPE_LUCID ] ,
. clkr = {
. enable_reg = 0x52018 ,
. enable_mask = BIT ( 9 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpll9 " ,
. parent_data = & ( const struct clk_parent_data ) {
. fw_name = " bi_tcxo " ,
. name = " bi_tcxo " ,
} ,
. num_parents = 1 ,
. ops = & clk_alpha_pll_fixed_lucid_5lpe_ops ,
} ,
} ,
} ;
static const struct parent_map gcc_parent_map_0 [ ] = {
{ P_BI_TCXO , 0 } ,
{ P_GCC_GPLL0_OUT_MAIN , 1 } ,
{ P_GCC_GPLL0_OUT_EVEN , 6 } ,
} ;
static const struct clk_parent_data gcc_parent_data_0 [ ] = {
{ . fw_name = " bi_tcxo " } ,
{ . hw = & gcc_gpll0 . clkr . hw } ,
{ . hw = & gcc_gpll0_out_even . clkr . hw } ,
} ;
static const struct parent_map gcc_parent_map_1 [ ] = {
{ P_BI_TCXO , 0 } ,
{ P_GCC_GPLL0_OUT_MAIN , 1 } ,
{ P_SLEEP_CLK , 5 } ,
{ P_GCC_GPLL0_OUT_EVEN , 6 } ,
} ;
static const struct clk_parent_data gcc_parent_data_1 [ ] = {
{ . fw_name = " bi_tcxo " } ,
{ . hw = & gcc_gpll0 . clkr . hw } ,
{ . fw_name = " sleep_clk " } ,
{ . hw = & gcc_gpll0_out_even . clkr . hw } ,
} ;
static const struct parent_map gcc_parent_map_2 [ ] = {
{ P_BI_TCXO , 0 } ,
{ P_SLEEP_CLK , 5 } ,
} ;
static const struct clk_parent_data gcc_parent_data_2 [ ] = {
{ . fw_name = " bi_tcxo " } ,
{ . fw_name = " sleep_clk " } ,
} ;
static const struct parent_map gcc_parent_map_3 [ ] = {
{ P_BI_TCXO , 0 } ,
} ;
static const struct clk_parent_data gcc_parent_data_3 [ ] = {
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_6 [ ] = {
{ P_BI_TCXO , 0 } ,
{ P_GCC_GPLL0_OUT_MAIN , 1 } ,
{ P_GCC_GPLL9_OUT_MAIN , 2 } ,
{ P_GCC_GPLL4_OUT_MAIN , 5 } ,
{ P_GCC_GPLL0_OUT_EVEN , 6 } ,
} ;
static const struct clk_parent_data gcc_parent_data_6 [ ] = {
{ . fw_name = " bi_tcxo " } ,
{ . hw = & gcc_gpll0 . clkr . hw } ,
{ . hw = & gcc_gpll9 . clkr . hw } ,
{ . hw = & gcc_gpll4 . clkr . hw } ,
{ . hw = & gcc_gpll0_out_even . clkr . hw } ,
} ;
static const struct parent_map gcc_parent_map_7 [ ] = {
{ P_UFS_CARD_RX_SYMBOL_0_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_7 [ ] = {
{ . fw_name = " ufs_card_rx_symbol_0_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_8 [ ] = {
{ P_UFS_CARD_RX_SYMBOL_1_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_8 [ ] = {
{ . fw_name = " ufs_card_rx_symbol_1_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_9 [ ] = {
{ P_UFS_CARD_TX_SYMBOL_0_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_9 [ ] = {
{ . fw_name = " ufs_card_tx_symbol_0_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_10 [ ] = {
{ P_UFS_PHY_RX_SYMBOL_0_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_10 [ ] = {
{ . fw_name = " ufs_phy_rx_symbol_0_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_11 [ ] = {
{ P_UFS_PHY_RX_SYMBOL_1_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_11 [ ] = {
{ . fw_name = " ufs_phy_rx_symbol_1_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_12 [ ] = {
{ P_UFS_PHY_TX_SYMBOL_0_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_12 [ ] = {
{ . fw_name = " ufs_phy_tx_symbol_0_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_13 [ ] = {
{ P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_13 [ ] = {
{ . fw_name = " usb3_phy_wrapper_gcc_usb30_pipe_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
static const struct parent_map gcc_parent_map_14 [ ] = {
{ P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK , 0 } ,
{ P_BI_TCXO , 2 } ,
} ;
static const struct clk_parent_data gcc_parent_data_14 [ ] = {
{ . fw_name = " usb3_uni_phy_sec_gcc_usb30_pipe_clk " } ,
{ . fw_name = " bi_tcxo " } ,
} ;
2023-04-12 16:48:29 +03:00
static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
2021-01-27 12:38:11 +05:30
. reg = 0x6b054 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_pipe_clk_src " ,
2023-04-12 16:48:29 +03:00
. parent_data = & ( const struct clk_parent_data ) {
. fw_name = " pcie_0_pipe_clk " ,
} ,
. num_parents = 1 ,
. ops = & clk_regmap_phy_mux_ops ,
2021-01-27 12:38:11 +05:30
} ,
} ,
} ;
2023-04-12 16:48:29 +03:00
static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
2021-01-27 12:38:11 +05:30
. reg = 0x8d054 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_pipe_clk_src " ,
2023-04-12 16:48:29 +03:00
. parent_data = & ( const struct clk_parent_data ) {
. fw_name = " pcie_1_pipe_clk " ,
} ,
. num_parents = 1 ,
. ops = & clk_regmap_phy_mux_ops ,
2021-01-27 12:38:11 +05:30
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_card_rx_symbol_0_clk_src = {
. reg = 0x75058 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_7 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_rx_symbol_0_clk_src " ,
. parent_data = gcc_parent_data_7 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_7 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_card_rx_symbol_1_clk_src = {
. reg = 0x750c8 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_8 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_rx_symbol_1_clk_src " ,
. parent_data = gcc_parent_data_8 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_8 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_card_tx_symbol_0_clk_src = {
. reg = 0x75048 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_9 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_tx_symbol_0_clk_src " ,
. parent_data = gcc_parent_data_9 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_9 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
. reg = 0x77058 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_10 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_rx_symbol_0_clk_src " ,
. parent_data = gcc_parent_data_10 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_10 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
. reg = 0x770c8 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_11 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_rx_symbol_1_clk_src " ,
. parent_data = gcc_parent_data_11 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_11 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
. reg = 0x77048 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_12 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_tx_symbol_0_clk_src " ,
. parent_data = gcc_parent_data_12 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_12 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
. reg = 0xf060 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_13 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_prim_phy_pipe_clk_src " ,
. parent_data = gcc_parent_data_13 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_13 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
. reg = 0x10060 ,
. shift = 0 ,
. width = 2 ,
. parent_map = gcc_parent_map_14 ,
. clkr = {
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_phy_pipe_clk_src " ,
. parent_data = gcc_parent_data_14 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_14 ) ,
2021-01-27 12:38:11 +05:30
. ops = & clk_regmap_mux_closest_ops ,
} ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_gp1_clk_src [ ] = {
F ( 50000000 , P_GCC_GPLL0_OUT_EVEN , 6 , 0 , 0 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_MAIN , 6 , 0 , 0 ) ,
F ( 200000000 , P_GCC_GPLL0_OUT_MAIN , 3 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_gp1_clk_src = {
. cmd_rcgr = 0x64004 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_1 ,
. freq_tbl = ftbl_gcc_gp1_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp1_clk_src " ,
. parent_data = gcc_parent_data_1 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_1 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_gp2_clk_src = {
. cmd_rcgr = 0x65004 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_1 ,
. freq_tbl = ftbl_gcc_gp1_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp2_clk_src " ,
. parent_data = gcc_parent_data_1 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_1 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_gp3_clk_src = {
. cmd_rcgr = 0x66004 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_1 ,
. freq_tbl = ftbl_gcc_gp1_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp3_clk_src " ,
. parent_data = gcc_parent_data_1 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_1 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src [ ] = {
F ( 9600000 , P_BI_TCXO , 2 , 0 , 0 ) ,
F ( 19200000 , P_BI_TCXO , 1 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
. cmd_rcgr = 0x6b058 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_2 ,
. freq_tbl = ftbl_gcc_pcie_0_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_aux_clk_src " ,
. parent_data = gcc_parent_data_2 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_2 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src [ ] = {
F ( 19200000 , P_BI_TCXO , 1 , 0 , 0 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_MAIN , 6 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
. cmd_rcgr = 0x6b03c ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_phy_rchng_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
. cmd_rcgr = 0x8d058 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_2 ,
. freq_tbl = ftbl_gcc_pcie_0_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_aux_clk_src " ,
. parent_data = gcc_parent_data_2 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_2 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
. cmd_rcgr = 0x8d03c ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_phy_rchng_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_pdm2_clk_src [ ] = {
F ( 60000000 , P_GCC_GPLL0_OUT_MAIN , 10 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_pdm2_clk_src = {
. cmd_rcgr = 0x33010 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_pdm2_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_pdm2_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src [ ] = {
F ( 7372800 , P_GCC_GPLL0_OUT_EVEN , 1 , 384 , 15625 ) ,
F ( 14745600 , P_GCC_GPLL0_OUT_EVEN , 1 , 768 , 15625 ) ,
F ( 19200000 , P_BI_TCXO , 1 , 0 , 0 ) ,
F ( 29491200 , P_GCC_GPLL0_OUT_EVEN , 1 , 1536 , 15625 ) ,
F ( 32000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 8 , 75 ) ,
F ( 48000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 4 , 25 ) ,
F ( 64000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 16 , 75 ) ,
F ( 75000000 , P_GCC_GPLL0_OUT_EVEN , 4 , 0 , 0 ) ,
F ( 80000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 4 , 15 ) ,
F ( 96000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 8 , 25 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_MAIN , 6 , 0 , 0 ) ,
{ }
} ;
static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
. name = " gcc_qupv3_wrap0_s0_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
. cmd_rcgr = 0x17010 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s0_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
. name = " gcc_qupv3_wrap0_s1_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
. cmd_rcgr = 0x17140 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s1_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
. name = " gcc_qupv3_wrap0_s2_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
. cmd_rcgr = 0x17270 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s2_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
. name = " gcc_qupv3_wrap0_s3_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
. cmd_rcgr = 0x173a0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s3_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
. name = " gcc_qupv3_wrap0_s4_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
. cmd_rcgr = 0x174d0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s4_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
. name = " gcc_qupv3_wrap0_s5_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
. cmd_rcgr = 0x17600 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s5_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
. name = " gcc_qupv3_wrap0_s6_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
. cmd_rcgr = 0x17730 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s6_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
. name = " gcc_qupv3_wrap0_s7_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
. cmd_rcgr = 0x17860 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap0_s7_clk_src_init ,
} ;
static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src [ ] = {
F ( 7372800 , P_GCC_GPLL0_OUT_EVEN , 1 , 384 , 15625 ) ,
F ( 14745600 , P_GCC_GPLL0_OUT_EVEN , 1 , 768 , 15625 ) ,
F ( 19200000 , P_BI_TCXO , 1 , 0 , 0 ) ,
F ( 29491200 , P_GCC_GPLL0_OUT_EVEN , 1 , 1536 , 15625 ) ,
F ( 32000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 8 , 75 ) ,
F ( 48000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 4 , 25 ) ,
F ( 64000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 16 , 75 ) ,
F ( 75000000 , P_GCC_GPLL0_OUT_EVEN , 4 , 0 , 0 ) ,
F ( 80000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 4 , 15 ) ,
F ( 96000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 8 , 25 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_MAIN , 6 , 0 , 0 ) ,
F ( 102400000 , P_GCC_GPLL0_OUT_EVEN , 1 , 128 , 375 ) ,
F ( 112000000 , P_GCC_GPLL0_OUT_EVEN , 1 , 28 , 75 ) ,
F ( 117964800 , P_GCC_GPLL0_OUT_EVEN , 1 , 6144 , 15625 ) ,
F ( 120000000 , P_GCC_GPLL0_OUT_MAIN , 5 , 0 , 0 ) ,
{ }
} ;
static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
. name = " gcc_qupv3_wrap1_s0_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
. cmd_rcgr = 0x18010 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s0_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
. name = " gcc_qupv3_wrap1_s1_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
. cmd_rcgr = 0x18140 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s1_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
. name = " gcc_qupv3_wrap1_s2_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
. cmd_rcgr = 0x18270 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s2_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
. name = " gcc_qupv3_wrap1_s3_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
. cmd_rcgr = 0x183a0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s3_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
. name = " gcc_qupv3_wrap1_s4_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
. cmd_rcgr = 0x184d0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s4_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
. name = " gcc_qupv3_wrap1_s5_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
. cmd_rcgr = 0x18600 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap1_s5_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
. name = " gcc_qupv3_wrap2_s0_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
. cmd_rcgr = 0x1e010 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s0_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
. name = " gcc_qupv3_wrap2_s1_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
. cmd_rcgr = 0x1e140 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s1_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
. name = " gcc_qupv3_wrap2_s2_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
. cmd_rcgr = 0x1e270 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s2_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
. name = " gcc_qupv3_wrap2_s3_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
. cmd_rcgr = 0x1e3a0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s3_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
. name = " gcc_qupv3_wrap2_s4_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
. cmd_rcgr = 0x1e4d0 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s4_clk_src_init ,
} ;
static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
. name = " gcc_qupv3_wrap2_s5_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ;
static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
. cmd_rcgr = 0x1e600 ,
. mnd_width = 16 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src ,
. clkr . hw . init = & gcc_qupv3_wrap2_s5_clk_src_init ,
} ;
static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src [ ] = {
F ( 400000 , P_BI_TCXO , 12 , 1 , 4 ) ,
F ( 25000000 , P_GCC_GPLL0_OUT_EVEN , 12 , 0 , 0 ) ,
F ( 50000000 , P_GCC_GPLL0_OUT_EVEN , 6 , 0 , 0 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_EVEN , 3 , 0 , 0 ) ,
F ( 202000000 , P_GCC_GPLL9_OUT_MAIN , 4 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
. cmd_rcgr = 0x1400c ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_6 ,
. freq_tbl = ftbl_gcc_sdcc2_apps_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc2_apps_clk_src " ,
. parent_data = gcc_parent_data_6 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_6 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_floor_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src [ ] = {
F ( 400000 , P_BI_TCXO , 12 , 1 , 4 ) ,
F ( 25000000 , P_GCC_GPLL0_OUT_EVEN , 12 , 0 , 0 ) ,
F ( 100000000 , P_GCC_GPLL0_OUT_EVEN , 3 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
. cmd_rcgr = 0x1600c ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_sdcc4_apps_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc4_apps_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_floor_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src [ ] = {
F ( 25000000 , P_GCC_GPLL0_OUT_EVEN , 12 , 0 , 0 ) ,
F ( 75000000 , P_GCC_GPLL0_OUT_EVEN , 4 , 0 , 0 ) ,
F ( 150000000 , P_GCC_GPLL0_OUT_MAIN , 4 , 0 , 0 ) ,
F ( 300000000 , P_GCC_GPLL0_OUT_MAIN , 2 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
. cmd_rcgr = 0x75024 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_axi_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_axi_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src [ ] = {
F ( 75000000 , P_GCC_GPLL0_OUT_EVEN , 4 , 0 , 0 ) ,
F ( 150000000 , P_GCC_GPLL0_OUT_MAIN , 4 , 0 , 0 ) ,
F ( 300000000 , P_GCC_GPLL0_OUT_MAIN , 2 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
. cmd_rcgr = 0x7506c ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_ice_core_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src [ ] = {
F ( 19200000 , P_BI_TCXO , 1 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
. cmd_rcgr = 0x750a0 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_3 ,
. freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_phy_aux_clk_src " ,
. parent_data = gcc_parent_data_3 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_3 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
. cmd_rcgr = 0x75084 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_unipro_core_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
. cmd_rcgr = 0x77024 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_axi_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_axi_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
. cmd_rcgr = 0x7706c ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_ice_core_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
. cmd_rcgr = 0x770a0 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_3 ,
. freq_tbl = ftbl_gcc_pcie_0_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_phy_aux_clk_src " ,
. parent_data = gcc_parent_data_3 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_3 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
. cmd_rcgr = 0x77084 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_unipro_core_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src [ ] = {
F ( 66666667 , P_GCC_GPLL0_OUT_EVEN , 4.5 , 0 , 0 ) ,
F ( 133333333 , P_GCC_GPLL0_OUT_MAIN , 4.5 , 0 , 0 ) ,
F ( 200000000 , P_GCC_GPLL0_OUT_MAIN , 3 , 0 , 0 ) ,
F ( 240000000 , P_GCC_GPLL0_OUT_MAIN , 2.5 , 0 , 0 ) ,
{ }
} ;
static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
. cmd_rcgr = 0xf020 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_usb30_prim_master_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_master_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
. cmd_rcgr = 0xf038 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_mock_utmi_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
. cmd_rcgr = 0x10020 ,
. mnd_width = 8 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_usb30_prim_master_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_master_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
. cmd_rcgr = 0x10038 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_0 ,
. freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_mock_utmi_clk_src " ,
. parent_data = gcc_parent_data_0 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_0 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
. cmd_rcgr = 0xf064 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_2 ,
. freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_prim_phy_aux_clk_src " ,
. parent_data = gcc_parent_data_2 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_2 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
. cmd_rcgr = 0x10064 ,
. mnd_width = 0 ,
. hid_width = 5 ,
. parent_map = gcc_parent_map_2 ,
. freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_phy_aux_clk_src " ,
. parent_data = gcc_parent_data_2 ,
2021-04-06 01:47:43 +03:00
. num_parents = ARRAY_SIZE ( gcc_parent_data_2 ) ,
2021-01-27 12:38:11 +05:30
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_rcg2_ops ,
} ,
} ;
static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
. reg = 0xf050 ,
. shift = 0 ,
. width = 4 ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_mock_utmi_postdiv_clk_src " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_prim_mock_utmi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_regmap_div_ro_ops ,
} ,
} ;
static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
. reg = 0x10050 ,
. shift = 0 ,
. width = 4 ,
. clkr . hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_mock_utmi_postdiv_clk_src " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_sec_mock_utmi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_regmap_div_ro_ops ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = {
. halt_reg = 0x6b080 ,
. halt_check = BRANCH_HALT_SKIP ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 12 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_noc_pcie_0_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = {
. halt_reg = 0x8d084 ,
. halt_check = BRANCH_HALT_SKIP ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 11 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_noc_pcie_1_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
. halt_reg = 0x9000c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x9000c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 18 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_noc_pcie_tbu_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
. halt_reg = 0x750cc ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x750cc ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x750cc ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_ufs_card_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
. halt_reg = 0x750cc ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x750cc ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x750cc ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_ufs_card_axi_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
. halt_reg = 0x770cc ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x770cc ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x770cc ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_ufs_phy_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
. halt_reg = 0x770cc ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x770cc ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x770cc ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_ufs_phy_axi_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
. halt_reg = 0xf080 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0xf080 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0xf080 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_usb3_prim_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_prim_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
. halt_reg = 0x10080 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x10080 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x10080 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_aggre_usb3_sec_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_sec_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_boot_rom_ahb_clk = {
. halt_reg = 0x38004 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x38004 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 10 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_boot_rom_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_camera_hf_axi_clk = {
. halt_reg = 0x26010 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x26010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x26010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_camera_hf_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_camera_sf_axi_clk = {
. halt_reg = 0x26014 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x26014 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x26014 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_camera_sf_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
. halt_reg = 0xf07c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0xf07c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0xf07c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_cfg_noc_usb3_prim_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_prim_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
. halt_reg = 0x1007c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x1007c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x1007c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_cfg_noc_usb3_sec_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_sec_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_ddrss_gpu_axi_clk = {
. halt_reg = 0x71154 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x71154 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x71154 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ddrss_gpu_axi_clk " ,
. ops = & clk_branch2_aon_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
. halt_reg = 0x8d080 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x8d080 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 19 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ddrss_pcie_sf_tbu_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_disp_hf_axi_clk = {
. halt_reg = 0x2700c ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x2700c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x2700c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_disp_hf_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_disp_sf_axi_clk = {
. halt_reg = 0x27014 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x27014 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x27014 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_disp_sf_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gp1_clk = {
. halt_reg = 0x64000 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x64000 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gp1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gp2_clk = {
. halt_reg = 0x65000 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x65000 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp2_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gp2_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gp3_clk = {
. halt_reg = 0x66000 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x66000 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gp3_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gp3_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_gpu_gpll0_clk_src = {
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 15 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpu_gpll0_clk_src " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gpll0 . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 16 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpu_gpll0_div_clk_src " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_gpll0_out_even . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gpu_iref_en = {
. halt_reg = 0x8c014 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x8c014 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpu_iref_en " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
. halt_reg = 0x7100c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7100c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7100c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpu_memnoc_gfx_clk " ,
. ops = & clk_branch2_aon_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
. halt_reg = 0x71018 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x71018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_gpu_snoc_dvm_gfx_clk " ,
. ops = & clk_branch2_aon_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie0_phy_rchng_clk = {
. halt_reg = 0x6b038 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 22 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie0_phy_rchng_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_0_phy_rchng_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie1_phy_rchng_clk = {
. halt_reg = 0x8d038 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 23 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie1_phy_rchng_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_1_phy_rchng_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_0_aux_clk = {
. halt_reg = 0x6b028 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 3 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_0_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
. halt_reg = 0x6b024 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x6b024 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 2 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_cfg_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_0_clkref_en = {
. halt_reg = 0x8c004 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x8c004 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_clkref_en " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
. halt_reg = 0x6b01c ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x6b01c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_mstr_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_pcie_0_pipe_clk = {
. halt_reg = 0x6b030 ,
. halt_check = BRANCH_HALT_SKIP ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 4 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_pipe_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_0_pipe_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_0_slv_axi_clk = {
. halt_reg = 0x6b014 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x6b014 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_slv_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
. halt_reg = 0x6b010 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 5 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_0_slv_q2a_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_1_aux_clk = {
. halt_reg = 0x8d028 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 29 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_1_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
. halt_reg = 0x8d024 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x8d024 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 28 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_cfg_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_1_clkref_en = {
. halt_reg = 0x8c008 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x8c008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_clkref_en " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
. halt_reg = 0x8d01c ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x8d01c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 27 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_mstr_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_pcie_1_pipe_clk = {
. halt_reg = 0x8d030 ,
. halt_check = BRANCH_HALT_SKIP ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 30 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_pipe_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pcie_1_pipe_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_1_slv_axi_clk = {
. halt_reg = 0x8d014 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x8d014 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 26 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_slv_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
. halt_reg = 0x8d010 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52000 ,
. enable_mask = BIT ( 25 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pcie_1_slv_q2a_axi_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pdm2_clk = {
. halt_reg = 0x3300c ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x3300c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pdm2_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_pdm2_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pdm_ahb_clk = {
. halt_reg = 0x33004 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x33004 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x33004 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pdm_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_pdm_xo4_clk = {
. halt_reg = 0x33008 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x33008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_pdm_xo4_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
. halt_reg = 0x26008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x26008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x26008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qmip_camera_nrt_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
. halt_reg = 0x2600c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x2600c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x2600c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qmip_camera_rt_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qmip_disp_ahb_clk = {
. halt_reg = 0x27008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x27008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x27008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qmip_disp_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
. halt_reg = 0x28008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x28008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x28008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qmip_video_cvp_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
. halt_reg = 0x2800c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x2800c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x2800c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qmip_video_vcodec_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
. halt_reg = 0x23008 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 9 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_core_2x_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_core_clk = {
. halt_reg = 0x23000 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 8 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_core_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
. halt_reg = 0x1700c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 10 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
. halt_reg = 0x1713c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 11 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
. halt_reg = 0x1726c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 12 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s2_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s2_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
. halt_reg = 0x1739c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 13 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s3_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s3_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
. halt_reg = 0x174cc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 14 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s4_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s4_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
. halt_reg = 0x175fc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 15 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s5_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s5_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
. halt_reg = 0x1772c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 16 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s6_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s6_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
. halt_reg = 0x1785c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 17 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap0_s7_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap0_s7_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
. halt_reg = 0x23140 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 18 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_core_2x_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_core_clk = {
. halt_reg = 0x23138 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 19 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_core_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
. halt_reg = 0x18004 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x18004 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 20 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_1_m_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
. halt_reg = 0x18008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x18008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 21 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_1_s_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
. halt_reg = 0x1800c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 22 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
. halt_reg = 0x1813c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 23 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
. halt_reg = 0x1826c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 24 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s2_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s2_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
. halt_reg = 0x1839c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 25 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s3_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s3_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
. halt_reg = 0x184cc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 26 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s4_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s4_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
. halt_reg = 0x185fc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 27 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap1_s5_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap1_s5_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
. halt_reg = 0x23278 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 3 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_core_2x_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_core_clk = {
. halt_reg = 0x23270 ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_core_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
. halt_reg = 0x1e00c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 4 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
. halt_reg = 0x1e13c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 5 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
. halt_reg = 0x1e26c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 6 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s2_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s2_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
. halt_reg = 0x1e39c ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 7 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s3_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s3_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
. halt_reg = 0x1e4cc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 8 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s4_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s4_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
. halt_reg = 0x1e5fc ,
. halt_check = BRANCH_HALT_VOTED ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 9 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap2_s5_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_qupv3_wrap2_s5_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
. halt_reg = 0x17004 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x17004 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 6 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_0_m_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
. halt_reg = 0x17008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x17008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52008 ,
. enable_mask = BIT ( 7 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_0_s_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
. halt_reg = 0x1e004 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x1e004 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 2 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_2_m_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
. halt_reg = 0x1e008 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x1e008 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x52010 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_qupv3_wrap_2_s_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_sdcc2_ahb_clk = {
. halt_reg = 0x14008 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x14008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc2_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_sdcc2_apps_clk = {
. halt_reg = 0x14004 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x14004 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc2_apps_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_sdcc2_apps_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_sdcc4_ahb_clk = {
. halt_reg = 0x16008 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x16008 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc4_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_sdcc4_apps_clk = {
. halt_reg = 0x16004 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x16004 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_sdcc4_apps_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_sdcc4_apps_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_throttle_pcie_ahb_clk = {
. halt_reg = 0x9044 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x9044 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_throttle_pcie_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_1_clkref_en = {
. halt_reg = 0x8c000 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x8c000 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_1_clkref_en " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_ahb_clk = {
. halt_reg = 0x75018 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x75018 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x75018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_axi_clk = {
. halt_reg = 0x75010 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x75010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x75010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
. halt_reg = 0x75010 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x75010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x75010 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_axi_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_ice_core_clk = {
. halt_reg = 0x75064 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x75064 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x75064 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_ice_core_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_ice_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
. halt_reg = 0x75064 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x75064 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x75064 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_ice_core_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_ice_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_phy_aux_clk = {
. halt_reg = 0x7509c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7509c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7509c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_phy_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
. halt_reg = 0x7509c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7509c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7509c ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_phy_aux_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
. halt_reg = 0x75020 ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x75020 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_rx_symbol_0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_rx_symbol_0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
. halt_reg = 0x750b8 ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x750b8 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_rx_symbol_1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_rx_symbol_1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
. halt_reg = 0x7501c ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x7501c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_tx_symbol_0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_tx_symbol_0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_unipro_core_clk = {
. halt_reg = 0x7505c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7505c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7505c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_unipro_core_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_unipro_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
. halt_reg = 0x7505c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7505c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7505c ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_card_unipro_core_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_card_unipro_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_ahb_clk = {
. halt_reg = 0x77018 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x77018 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x77018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_ahb_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_axi_clk = {
. halt_reg = 0x77010 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x77010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x77010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_axi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
. halt_reg = 0x77010 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x77010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x77010 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_axi_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_axi_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_ice_core_clk = {
. halt_reg = 0x77064 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x77064 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x77064 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_ice_core_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_ice_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
. halt_reg = 0x77064 ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x77064 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x77064 ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_ice_core_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_ice_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
. halt_reg = 0x7709c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7709c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7709c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_phy_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
. halt_reg = 0x7709c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7709c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7709c ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_phy_aux_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
. halt_reg = 0x77020 ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x77020 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_rx_symbol_0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_rx_symbol_0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
. halt_reg = 0x770b8 ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x770b8 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_rx_symbol_1_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_rx_symbol_1_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
. halt_reg = 0x7701c ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x7701c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_tx_symbol_0_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_tx_symbol_0_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
. halt_reg = 0x7705c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7705c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7705c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_unipro_core_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_unipro_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
. halt_reg = 0x7705c ,
. halt_check = BRANCH_HALT_VOTED ,
. hwcg_reg = 0x7705c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x7705c ,
. enable_mask = BIT ( 1 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_ufs_phy_unipro_core_hw_ctl_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_ufs_phy_unipro_core_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_prim_master_clk = {
. halt_reg = 0xf010 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_master_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_prim_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_prim_master_clk__force_mem_core_on = {
. halt_reg = 0xf010 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf010 ,
. enable_mask = BIT ( 14 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_master_clk__force_mem_core_on " ,
. ops = & clk_branch_simple_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
. halt_reg = 0xf01c ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf01c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_mock_utmi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_prim_mock_utmi_postdiv_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_prim_sleep_clk = {
. halt_reg = 0xf018 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_prim_sleep_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_sec_master_clk = {
. halt_reg = 0x10010 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x10010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_master_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_sec_master_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_sec_master_clk__force_mem_core_on = {
. halt_reg = 0x10010 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x10010 ,
. enable_mask = BIT ( 14 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_master_clk__force_mem_core_on " ,
. ops = & clk_branch_simple_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
. halt_reg = 0x1001c ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x1001c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_mock_utmi_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb30_sec_mock_utmi_postdiv_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb30_sec_sleep_clk = {
. halt_reg = 0x10018 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x10018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb30_sec_sleep_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
. halt_reg = 0xf054 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf054 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_prim_phy_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_prim_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
. halt_reg = 0xf058 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0xf058 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_prim_phy_com_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_prim_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
. halt_reg = 0xf05c ,
. halt_check = BRANCH_HALT_DELAY ,
. hwcg_reg = 0xf05c ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0xf05c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_prim_phy_pipe_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_prim_phy_pipe_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb3_sec_clkref_en = {
. halt_reg = 0x8c010 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x8c010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_clkref_en " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
. halt_reg = 0x10054 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x10054 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_phy_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_sec_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
. halt_reg = 0x10058 ,
. halt_check = BRANCH_HALT ,
. clkr = {
. enable_reg = 0x10058 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_phy_com_aux_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_sec_phy_aux_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* Clock ON depends on external parent clock, so don't poll */
static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
. halt_reg = 0x1005c ,
. halt_check = BRANCH_HALT_DELAY ,
. clkr = {
. enable_reg = 0x1005c ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_usb3_sec_phy_pipe_clk " ,
2021-04-06 01:47:34 +03:00
. parent_hws = ( const struct clk_hw * [ ] ) {
& gcc_usb3_sec_phy_pipe_clk_src . clkr . hw ,
2021-01-27 12:38:11 +05:30
} ,
. num_parents = 1 ,
. flags = CLK_SET_RATE_PARENT ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_video_axi0_clk = {
. halt_reg = 0x28010 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x28010 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x28010 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_video_axi0_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
/* external clocks so add BRANCH_HALT_SKIP */
static struct clk_branch gcc_video_axi1_clk = {
. halt_reg = 0x28018 ,
. halt_check = BRANCH_HALT_SKIP ,
. hwcg_reg = 0x28018 ,
. hwcg_bit = 1 ,
. clkr = {
. enable_reg = 0x28018 ,
. enable_mask = BIT ( 0 ) ,
. hw . init = & ( struct clk_init_data ) {
. name = " gcc_video_axi1_clk " ,
. ops = & clk_branch2_ops ,
} ,
} ,
} ;
2021-02-10 21:46:49 +05:30
static struct gdsc pcie_0_gdsc = {
. gdscr = 0x6b004 ,
. pd = {
. name = " pcie_0_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc pcie_1_gdsc = {
. gdscr = 0x8d004 ,
. pd = {
. name = " pcie_1_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc ufs_card_gdsc = {
. gdscr = 0x75004 ,
. pd = {
. name = " ufs_card_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc ufs_phy_gdsc = {
. gdscr = 0x77004 ,
. pd = {
. name = " ufs_phy_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc usb30_prim_gdsc = {
. gdscr = 0xf004 ,
. pd = {
. name = " usb30_prim_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc usb30_sec_gdsc = {
. gdscr = 0x10004 ,
. pd = {
. name = " usb30_sec_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
} ;
static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
. gdscr = 0x7d050 ,
. pd = {
. name = " hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
. flags = VOTABLE ,
} ;
static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
. gdscr = 0x7d058 ,
. pd = {
. name = " hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
. flags = VOTABLE ,
} ;
static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
. gdscr = 0x7d054 ,
. pd = {
. name = " hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
. flags = VOTABLE ,
} ;
static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
. gdscr = 0x7d06c ,
. pd = {
. name = " hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc " ,
} ,
. pwrsts = PWRSTS_OFF_ON ,
. flags = VOTABLE ,
} ;
2021-01-27 12:38:11 +05:30
static struct clk_regmap * gcc_sm8350_clocks [ ] = {
[ GCC_AGGRE_NOC_PCIE_0_AXI_CLK ] = & gcc_aggre_noc_pcie_0_axi_clk . clkr ,
[ GCC_AGGRE_NOC_PCIE_1_AXI_CLK ] = & gcc_aggre_noc_pcie_1_axi_clk . clkr ,
[ GCC_AGGRE_NOC_PCIE_TBU_CLK ] = & gcc_aggre_noc_pcie_tbu_clk . clkr ,
[ GCC_AGGRE_UFS_CARD_AXI_CLK ] = & gcc_aggre_ufs_card_axi_clk . clkr ,
[ GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK ] = & gcc_aggre_ufs_card_axi_hw_ctl_clk . clkr ,
[ GCC_AGGRE_UFS_PHY_AXI_CLK ] = & gcc_aggre_ufs_phy_axi_clk . clkr ,
[ GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK ] = & gcc_aggre_ufs_phy_axi_hw_ctl_clk . clkr ,
[ GCC_AGGRE_USB3_PRIM_AXI_CLK ] = & gcc_aggre_usb3_prim_axi_clk . clkr ,
[ GCC_AGGRE_USB3_SEC_AXI_CLK ] = & gcc_aggre_usb3_sec_axi_clk . clkr ,
[ GCC_BOOT_ROM_AHB_CLK ] = & gcc_boot_rom_ahb_clk . clkr ,
[ GCC_CAMERA_HF_AXI_CLK ] = & gcc_camera_hf_axi_clk . clkr ,
[ GCC_CAMERA_SF_AXI_CLK ] = & gcc_camera_sf_axi_clk . clkr ,
[ GCC_CFG_NOC_USB3_PRIM_AXI_CLK ] = & gcc_cfg_noc_usb3_prim_axi_clk . clkr ,
[ GCC_CFG_NOC_USB3_SEC_AXI_CLK ] = & gcc_cfg_noc_usb3_sec_axi_clk . clkr ,
[ GCC_DDRSS_GPU_AXI_CLK ] = & gcc_ddrss_gpu_axi_clk . clkr ,
[ GCC_DDRSS_PCIE_SF_TBU_CLK ] = & gcc_ddrss_pcie_sf_tbu_clk . clkr ,
[ GCC_DISP_HF_AXI_CLK ] = & gcc_disp_hf_axi_clk . clkr ,
[ GCC_DISP_SF_AXI_CLK ] = & gcc_disp_sf_axi_clk . clkr ,
[ GCC_GP1_CLK ] = & gcc_gp1_clk . clkr ,
[ GCC_GP1_CLK_SRC ] = & gcc_gp1_clk_src . clkr ,
[ GCC_GP2_CLK ] = & gcc_gp2_clk . clkr ,
[ GCC_GP2_CLK_SRC ] = & gcc_gp2_clk_src . clkr ,
[ GCC_GP3_CLK ] = & gcc_gp3_clk . clkr ,
[ GCC_GP3_CLK_SRC ] = & gcc_gp3_clk_src . clkr ,
[ GCC_GPLL0 ] = & gcc_gpll0 . clkr ,
[ GCC_GPLL0_OUT_EVEN ] = & gcc_gpll0_out_even . clkr ,
[ GCC_GPLL4 ] = & gcc_gpll4 . clkr ,
[ GCC_GPLL9 ] = & gcc_gpll9 . clkr ,
[ GCC_GPU_GPLL0_CLK_SRC ] = & gcc_gpu_gpll0_clk_src . clkr ,
[ GCC_GPU_GPLL0_DIV_CLK_SRC ] = & gcc_gpu_gpll0_div_clk_src . clkr ,
[ GCC_GPU_IREF_EN ] = & gcc_gpu_iref_en . clkr ,
[ GCC_GPU_MEMNOC_GFX_CLK ] = & gcc_gpu_memnoc_gfx_clk . clkr ,
[ GCC_GPU_SNOC_DVM_GFX_CLK ] = & gcc_gpu_snoc_dvm_gfx_clk . clkr ,
[ GCC_PCIE0_PHY_RCHNG_CLK ] = & gcc_pcie0_phy_rchng_clk . clkr ,
[ GCC_PCIE1_PHY_RCHNG_CLK ] = & gcc_pcie1_phy_rchng_clk . clkr ,
[ GCC_PCIE_0_AUX_CLK ] = & gcc_pcie_0_aux_clk . clkr ,
[ GCC_PCIE_0_AUX_CLK_SRC ] = & gcc_pcie_0_aux_clk_src . clkr ,
[ GCC_PCIE_0_CFG_AHB_CLK ] = & gcc_pcie_0_cfg_ahb_clk . clkr ,
[ GCC_PCIE_0_CLKREF_EN ] = & gcc_pcie_0_clkref_en . clkr ,
[ GCC_PCIE_0_MSTR_AXI_CLK ] = & gcc_pcie_0_mstr_axi_clk . clkr ,
[ GCC_PCIE_0_PHY_RCHNG_CLK_SRC ] = & gcc_pcie_0_phy_rchng_clk_src . clkr ,
[ GCC_PCIE_0_PIPE_CLK ] = & gcc_pcie_0_pipe_clk . clkr ,
[ GCC_PCIE_0_PIPE_CLK_SRC ] = & gcc_pcie_0_pipe_clk_src . clkr ,
[ GCC_PCIE_0_SLV_AXI_CLK ] = & gcc_pcie_0_slv_axi_clk . clkr ,
[ GCC_PCIE_0_SLV_Q2A_AXI_CLK ] = & gcc_pcie_0_slv_q2a_axi_clk . clkr ,
[ GCC_PCIE_1_AUX_CLK ] = & gcc_pcie_1_aux_clk . clkr ,
[ GCC_PCIE_1_AUX_CLK_SRC ] = & gcc_pcie_1_aux_clk_src . clkr ,
[ GCC_PCIE_1_CFG_AHB_CLK ] = & gcc_pcie_1_cfg_ahb_clk . clkr ,
[ GCC_PCIE_1_CLKREF_EN ] = & gcc_pcie_1_clkref_en . clkr ,
[ GCC_PCIE_1_MSTR_AXI_CLK ] = & gcc_pcie_1_mstr_axi_clk . clkr ,
[ GCC_PCIE_1_PHY_RCHNG_CLK_SRC ] = & gcc_pcie_1_phy_rchng_clk_src . clkr ,
[ GCC_PCIE_1_PIPE_CLK ] = & gcc_pcie_1_pipe_clk . clkr ,
[ GCC_PCIE_1_PIPE_CLK_SRC ] = & gcc_pcie_1_pipe_clk_src . clkr ,
[ GCC_PCIE_1_SLV_AXI_CLK ] = & gcc_pcie_1_slv_axi_clk . clkr ,
[ GCC_PCIE_1_SLV_Q2A_AXI_CLK ] = & gcc_pcie_1_slv_q2a_axi_clk . clkr ,
[ GCC_PDM2_CLK ] = & gcc_pdm2_clk . clkr ,
[ GCC_PDM2_CLK_SRC ] = & gcc_pdm2_clk_src . clkr ,
[ GCC_PDM_AHB_CLK ] = & gcc_pdm_ahb_clk . clkr ,
[ GCC_PDM_XO4_CLK ] = & gcc_pdm_xo4_clk . clkr ,
[ GCC_QMIP_CAMERA_NRT_AHB_CLK ] = & gcc_qmip_camera_nrt_ahb_clk . clkr ,
[ GCC_QMIP_CAMERA_RT_AHB_CLK ] = & gcc_qmip_camera_rt_ahb_clk . clkr ,
[ GCC_QMIP_DISP_AHB_CLK ] = & gcc_qmip_disp_ahb_clk . clkr ,
[ GCC_QMIP_VIDEO_CVP_AHB_CLK ] = & gcc_qmip_video_cvp_ahb_clk . clkr ,
[ GCC_QMIP_VIDEO_VCODEC_AHB_CLK ] = & gcc_qmip_video_vcodec_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP0_CORE_2X_CLK ] = & gcc_qupv3_wrap0_core_2x_clk . clkr ,
[ GCC_QUPV3_WRAP0_CORE_CLK ] = & gcc_qupv3_wrap0_core_clk . clkr ,
[ GCC_QUPV3_WRAP0_S0_CLK ] = & gcc_qupv3_wrap0_s0_clk . clkr ,
[ GCC_QUPV3_WRAP0_S0_CLK_SRC ] = & gcc_qupv3_wrap0_s0_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S1_CLK ] = & gcc_qupv3_wrap0_s1_clk . clkr ,
[ GCC_QUPV3_WRAP0_S1_CLK_SRC ] = & gcc_qupv3_wrap0_s1_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S2_CLK ] = & gcc_qupv3_wrap0_s2_clk . clkr ,
[ GCC_QUPV3_WRAP0_S2_CLK_SRC ] = & gcc_qupv3_wrap0_s2_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S3_CLK ] = & gcc_qupv3_wrap0_s3_clk . clkr ,
[ GCC_QUPV3_WRAP0_S3_CLK_SRC ] = & gcc_qupv3_wrap0_s3_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S4_CLK ] = & gcc_qupv3_wrap0_s4_clk . clkr ,
[ GCC_QUPV3_WRAP0_S4_CLK_SRC ] = & gcc_qupv3_wrap0_s4_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S5_CLK ] = & gcc_qupv3_wrap0_s5_clk . clkr ,
[ GCC_QUPV3_WRAP0_S5_CLK_SRC ] = & gcc_qupv3_wrap0_s5_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S6_CLK ] = & gcc_qupv3_wrap0_s6_clk . clkr ,
[ GCC_QUPV3_WRAP0_S6_CLK_SRC ] = & gcc_qupv3_wrap0_s6_clk_src . clkr ,
[ GCC_QUPV3_WRAP0_S7_CLK ] = & gcc_qupv3_wrap0_s7_clk . clkr ,
[ GCC_QUPV3_WRAP0_S7_CLK_SRC ] = & gcc_qupv3_wrap0_s7_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_CORE_2X_CLK ] = & gcc_qupv3_wrap1_core_2x_clk . clkr ,
[ GCC_QUPV3_WRAP1_CORE_CLK ] = & gcc_qupv3_wrap1_core_clk . clkr ,
[ GCC_QUPV3_WRAP1_S0_CLK ] = & gcc_qupv3_wrap1_s0_clk . clkr ,
[ GCC_QUPV3_WRAP1_S0_CLK_SRC ] = & gcc_qupv3_wrap1_s0_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_S1_CLK ] = & gcc_qupv3_wrap1_s1_clk . clkr ,
[ GCC_QUPV3_WRAP1_S1_CLK_SRC ] = & gcc_qupv3_wrap1_s1_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_S2_CLK ] = & gcc_qupv3_wrap1_s2_clk . clkr ,
[ GCC_QUPV3_WRAP1_S2_CLK_SRC ] = & gcc_qupv3_wrap1_s2_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_S3_CLK ] = & gcc_qupv3_wrap1_s3_clk . clkr ,
[ GCC_QUPV3_WRAP1_S3_CLK_SRC ] = & gcc_qupv3_wrap1_s3_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_S4_CLK ] = & gcc_qupv3_wrap1_s4_clk . clkr ,
[ GCC_QUPV3_WRAP1_S4_CLK_SRC ] = & gcc_qupv3_wrap1_s4_clk_src . clkr ,
[ GCC_QUPV3_WRAP1_S5_CLK ] = & gcc_qupv3_wrap1_s5_clk . clkr ,
[ GCC_QUPV3_WRAP1_S5_CLK_SRC ] = & gcc_qupv3_wrap1_s5_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_CORE_2X_CLK ] = & gcc_qupv3_wrap2_core_2x_clk . clkr ,
[ GCC_QUPV3_WRAP2_CORE_CLK ] = & gcc_qupv3_wrap2_core_clk . clkr ,
[ GCC_QUPV3_WRAP2_S0_CLK ] = & gcc_qupv3_wrap2_s0_clk . clkr ,
[ GCC_QUPV3_WRAP2_S0_CLK_SRC ] = & gcc_qupv3_wrap2_s0_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_S1_CLK ] = & gcc_qupv3_wrap2_s1_clk . clkr ,
[ GCC_QUPV3_WRAP2_S1_CLK_SRC ] = & gcc_qupv3_wrap2_s1_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_S2_CLK ] = & gcc_qupv3_wrap2_s2_clk . clkr ,
[ GCC_QUPV3_WRAP2_S2_CLK_SRC ] = & gcc_qupv3_wrap2_s2_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_S3_CLK ] = & gcc_qupv3_wrap2_s3_clk . clkr ,
[ GCC_QUPV3_WRAP2_S3_CLK_SRC ] = & gcc_qupv3_wrap2_s3_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_S4_CLK ] = & gcc_qupv3_wrap2_s4_clk . clkr ,
[ GCC_QUPV3_WRAP2_S4_CLK_SRC ] = & gcc_qupv3_wrap2_s4_clk_src . clkr ,
[ GCC_QUPV3_WRAP2_S5_CLK ] = & gcc_qupv3_wrap2_s5_clk . clkr ,
[ GCC_QUPV3_WRAP2_S5_CLK_SRC ] = & gcc_qupv3_wrap2_s5_clk_src . clkr ,
[ GCC_QUPV3_WRAP_0_M_AHB_CLK ] = & gcc_qupv3_wrap_0_m_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP_0_S_AHB_CLK ] = & gcc_qupv3_wrap_0_s_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP_1_M_AHB_CLK ] = & gcc_qupv3_wrap_1_m_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP_1_S_AHB_CLK ] = & gcc_qupv3_wrap_1_s_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP_2_M_AHB_CLK ] = & gcc_qupv3_wrap_2_m_ahb_clk . clkr ,
[ GCC_QUPV3_WRAP_2_S_AHB_CLK ] = & gcc_qupv3_wrap_2_s_ahb_clk . clkr ,
[ GCC_SDCC2_AHB_CLK ] = & gcc_sdcc2_ahb_clk . clkr ,
[ GCC_SDCC2_APPS_CLK ] = & gcc_sdcc2_apps_clk . clkr ,
[ GCC_SDCC2_APPS_CLK_SRC ] = & gcc_sdcc2_apps_clk_src . clkr ,
[ GCC_SDCC4_AHB_CLK ] = & gcc_sdcc4_ahb_clk . clkr ,
[ GCC_SDCC4_APPS_CLK ] = & gcc_sdcc4_apps_clk . clkr ,
[ GCC_SDCC4_APPS_CLK_SRC ] = & gcc_sdcc4_apps_clk_src . clkr ,
[ GCC_THROTTLE_PCIE_AHB_CLK ] = & gcc_throttle_pcie_ahb_clk . clkr ,
[ GCC_UFS_1_CLKREF_EN ] = & gcc_ufs_1_clkref_en . clkr ,
[ GCC_UFS_CARD_AHB_CLK ] = & gcc_ufs_card_ahb_clk . clkr ,
[ GCC_UFS_CARD_AXI_CLK ] = & gcc_ufs_card_axi_clk . clkr ,
[ GCC_UFS_CARD_AXI_CLK_SRC ] = & gcc_ufs_card_axi_clk_src . clkr ,
[ GCC_UFS_CARD_AXI_HW_CTL_CLK ] = & gcc_ufs_card_axi_hw_ctl_clk . clkr ,
[ GCC_UFS_CARD_ICE_CORE_CLK ] = & gcc_ufs_card_ice_core_clk . clkr ,
[ GCC_UFS_CARD_ICE_CORE_CLK_SRC ] = & gcc_ufs_card_ice_core_clk_src . clkr ,
[ GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK ] = & gcc_ufs_card_ice_core_hw_ctl_clk . clkr ,
[ GCC_UFS_CARD_PHY_AUX_CLK ] = & gcc_ufs_card_phy_aux_clk . clkr ,
[ GCC_UFS_CARD_PHY_AUX_CLK_SRC ] = & gcc_ufs_card_phy_aux_clk_src . clkr ,
[ GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK ] = & gcc_ufs_card_phy_aux_hw_ctl_clk . clkr ,
[ GCC_UFS_CARD_RX_SYMBOL_0_CLK ] = & gcc_ufs_card_rx_symbol_0_clk . clkr ,
[ GCC_UFS_CARD_RX_SYMBOL_0_CLK_SRC ] = & gcc_ufs_card_rx_symbol_0_clk_src . clkr ,
[ GCC_UFS_CARD_RX_SYMBOL_1_CLK ] = & gcc_ufs_card_rx_symbol_1_clk . clkr ,
[ GCC_UFS_CARD_RX_SYMBOL_1_CLK_SRC ] = & gcc_ufs_card_rx_symbol_1_clk_src . clkr ,
[ GCC_UFS_CARD_TX_SYMBOL_0_CLK ] = & gcc_ufs_card_tx_symbol_0_clk . clkr ,
[ GCC_UFS_CARD_TX_SYMBOL_0_CLK_SRC ] = & gcc_ufs_card_tx_symbol_0_clk_src . clkr ,
[ GCC_UFS_CARD_UNIPRO_CORE_CLK ] = & gcc_ufs_card_unipro_core_clk . clkr ,
[ GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC ] = & gcc_ufs_card_unipro_core_clk_src . clkr ,
[ GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK ] = & gcc_ufs_card_unipro_core_hw_ctl_clk . clkr ,
[ GCC_UFS_PHY_AHB_CLK ] = & gcc_ufs_phy_ahb_clk . clkr ,
[ GCC_UFS_PHY_AXI_CLK ] = & gcc_ufs_phy_axi_clk . clkr ,
[ GCC_UFS_PHY_AXI_CLK_SRC ] = & gcc_ufs_phy_axi_clk_src . clkr ,
[ GCC_UFS_PHY_AXI_HW_CTL_CLK ] = & gcc_ufs_phy_axi_hw_ctl_clk . clkr ,
[ GCC_UFS_PHY_ICE_CORE_CLK ] = & gcc_ufs_phy_ice_core_clk . clkr ,
[ GCC_UFS_PHY_ICE_CORE_CLK_SRC ] = & gcc_ufs_phy_ice_core_clk_src . clkr ,
[ GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK ] = & gcc_ufs_phy_ice_core_hw_ctl_clk . clkr ,
[ GCC_UFS_PHY_PHY_AUX_CLK ] = & gcc_ufs_phy_phy_aux_clk . clkr ,
[ GCC_UFS_PHY_PHY_AUX_CLK_SRC ] = & gcc_ufs_phy_phy_aux_clk_src . clkr ,
[ GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK ] = & gcc_ufs_phy_phy_aux_hw_ctl_clk . clkr ,
[ GCC_UFS_PHY_RX_SYMBOL_0_CLK ] = & gcc_ufs_phy_rx_symbol_0_clk . clkr ,
[ GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC ] = & gcc_ufs_phy_rx_symbol_0_clk_src . clkr ,
[ GCC_UFS_PHY_RX_SYMBOL_1_CLK ] = & gcc_ufs_phy_rx_symbol_1_clk . clkr ,
[ GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC ] = & gcc_ufs_phy_rx_symbol_1_clk_src . clkr ,
[ GCC_UFS_PHY_TX_SYMBOL_0_CLK ] = & gcc_ufs_phy_tx_symbol_0_clk . clkr ,
[ GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC ] = & gcc_ufs_phy_tx_symbol_0_clk_src . clkr ,
[ GCC_UFS_PHY_UNIPRO_CORE_CLK ] = & gcc_ufs_phy_unipro_core_clk . clkr ,
[ GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC ] = & gcc_ufs_phy_unipro_core_clk_src . clkr ,
[ GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK ] = & gcc_ufs_phy_unipro_core_hw_ctl_clk . clkr ,
[ GCC_USB30_PRIM_MASTER_CLK ] = & gcc_usb30_prim_master_clk . clkr ,
[ GCC_USB30_PRIM_MASTER_CLK__FORCE_MEM_CORE_ON ] =
& gcc_usb30_prim_master_clk__force_mem_core_on . clkr ,
[ GCC_USB30_PRIM_MASTER_CLK_SRC ] = & gcc_usb30_prim_master_clk_src . clkr ,
[ GCC_USB30_PRIM_MOCK_UTMI_CLK ] = & gcc_usb30_prim_mock_utmi_clk . clkr ,
[ GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC ] = & gcc_usb30_prim_mock_utmi_clk_src . clkr ,
[ GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC ] = & gcc_usb30_prim_mock_utmi_postdiv_clk_src . clkr ,
[ GCC_USB30_PRIM_SLEEP_CLK ] = & gcc_usb30_prim_sleep_clk . clkr ,
[ GCC_USB30_SEC_MASTER_CLK ] = & gcc_usb30_sec_master_clk . clkr ,
[ GCC_USB30_SEC_MASTER_CLK__FORCE_MEM_CORE_ON ] =
& gcc_usb30_sec_master_clk__force_mem_core_on . clkr ,
[ GCC_USB30_SEC_MASTER_CLK_SRC ] = & gcc_usb30_sec_master_clk_src . clkr ,
[ GCC_USB30_SEC_MOCK_UTMI_CLK ] = & gcc_usb30_sec_mock_utmi_clk . clkr ,
[ GCC_USB30_SEC_MOCK_UTMI_CLK_SRC ] = & gcc_usb30_sec_mock_utmi_clk_src . clkr ,
[ GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC ] = & gcc_usb30_sec_mock_utmi_postdiv_clk_src . clkr ,
[ GCC_USB30_SEC_SLEEP_CLK ] = & gcc_usb30_sec_sleep_clk . clkr ,
[ GCC_USB3_PRIM_PHY_AUX_CLK ] = & gcc_usb3_prim_phy_aux_clk . clkr ,
[ GCC_USB3_PRIM_PHY_AUX_CLK_SRC ] = & gcc_usb3_prim_phy_aux_clk_src . clkr ,
[ GCC_USB3_PRIM_PHY_COM_AUX_CLK ] = & gcc_usb3_prim_phy_com_aux_clk . clkr ,
[ GCC_USB3_PRIM_PHY_PIPE_CLK ] = & gcc_usb3_prim_phy_pipe_clk . clkr ,
[ GCC_USB3_PRIM_PHY_PIPE_CLK_SRC ] = & gcc_usb3_prim_phy_pipe_clk_src . clkr ,
[ GCC_USB3_SEC_CLKREF_EN ] = & gcc_usb3_sec_clkref_en . clkr ,
[ GCC_USB3_SEC_PHY_AUX_CLK ] = & gcc_usb3_sec_phy_aux_clk . clkr ,
[ GCC_USB3_SEC_PHY_AUX_CLK_SRC ] = & gcc_usb3_sec_phy_aux_clk_src . clkr ,
[ GCC_USB3_SEC_PHY_COM_AUX_CLK ] = & gcc_usb3_sec_phy_com_aux_clk . clkr ,
[ GCC_USB3_SEC_PHY_PIPE_CLK ] = & gcc_usb3_sec_phy_pipe_clk . clkr ,
[ GCC_USB3_SEC_PHY_PIPE_CLK_SRC ] = & gcc_usb3_sec_phy_pipe_clk_src . clkr ,
[ GCC_VIDEO_AXI0_CLK ] = & gcc_video_axi0_clk . clkr ,
[ GCC_VIDEO_AXI1_CLK ] = & gcc_video_axi1_clk . clkr ,
} ;
2021-02-10 21:46:49 +05:30
static struct gdsc * gcc_sm8350_gdscs [ ] = {
[ PCIE_0_GDSC ] = & pcie_0_gdsc ,
[ PCIE_1_GDSC ] = & pcie_1_gdsc ,
[ UFS_CARD_GDSC ] = & ufs_card_gdsc ,
[ UFS_PHY_GDSC ] = & ufs_phy_gdsc ,
[ USB30_PRIM_GDSC ] = & usb30_prim_gdsc ,
[ USB30_SEC_GDSC ] = & usb30_sec_gdsc ,
[ HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC ] = & hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc ,
[ HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC ] = & hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc ,
[ HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC ] = & hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc ,
[ HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC ] = & hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc ,
} ;
2021-01-27 12:38:11 +05:30
static const struct qcom_reset_map gcc_sm8350_resets [ ] = {
[ GCC_CAMERA_BCR ] = { 0x26000 } ,
[ GCC_DISPLAY_BCR ] = { 0x27000 } ,
[ GCC_GPU_BCR ] = { 0x71000 } ,
[ GCC_MMSS_BCR ] = { 0xb000 } ,
[ GCC_PCIE_0_BCR ] = { 0x6b000 } ,
[ GCC_PCIE_0_LINK_DOWN_BCR ] = { 0x6c014 } ,
[ GCC_PCIE_0_NOCSR_COM_PHY_BCR ] = { 0x6c020 } ,
[ GCC_PCIE_0_PHY_BCR ] = { 0x6c01c } ,
[ GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR ] = { 0x6c028 } ,
[ GCC_PCIE_1_BCR ] = { 0x8d000 } ,
[ GCC_PCIE_1_LINK_DOWN_BCR ] = { 0x8e014 } ,
[ GCC_PCIE_1_NOCSR_COM_PHY_BCR ] = { 0x8e020 } ,
[ GCC_PCIE_1_PHY_BCR ] = { 0x8e01c } ,
[ GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR ] = { 0x8e000 } ,
[ GCC_PCIE_PHY_CFG_AHB_BCR ] = { 0x6f00c } ,
[ GCC_PCIE_PHY_COM_BCR ] = { 0x6f010 } ,
[ GCC_PDM_BCR ] = { 0x33000 } ,
[ GCC_QUPV3_WRAPPER_0_BCR ] = { 0x17000 } ,
[ GCC_QUPV3_WRAPPER_1_BCR ] = { 0x18000 } ,
[ GCC_QUPV3_WRAPPER_2_BCR ] = { 0x1e000 } ,
[ GCC_QUSB2PHY_PRIM_BCR ] = { 0x12000 } ,
[ GCC_QUSB2PHY_SEC_BCR ] = { 0x12004 } ,
[ GCC_SDCC2_BCR ] = { 0x14000 } ,
[ GCC_SDCC4_BCR ] = { 0x16000 } ,
[ GCC_UFS_CARD_BCR ] = { 0x75000 } ,
[ GCC_UFS_PHY_BCR ] = { 0x77000 } ,
[ GCC_USB30_PRIM_BCR ] = { 0xf000 } ,
[ GCC_USB30_SEC_BCR ] = { 0x10000 } ,
[ GCC_USB3_DP_PHY_PRIM_BCR ] = { 0x50008 } ,
[ GCC_USB3_DP_PHY_SEC_BCR ] = { 0x50014 } ,
[ GCC_USB3_PHY_PRIM_BCR ] = { 0x50000 } ,
[ GCC_USB3_PHY_SEC_BCR ] = { 0x5000c } ,
[ GCC_USB3PHY_PHY_PRIM_BCR ] = { 0x50004 } ,
[ GCC_USB3PHY_PHY_SEC_BCR ] = { 0x50010 } ,
[ GCC_USB_PHY_CFG_AHB2PHY_BCR ] = { 0x6a000 } ,
[ GCC_VIDEO_AXI0_CLK_ARES ] = { 0x28010 , 2 } ,
[ GCC_VIDEO_AXI1_CLK_ARES ] = { 0x28018 , 2 } ,
[ GCC_VIDEO_BCR ] = { 0x28000 } ,
} ;
static const struct clk_rcg_dfs_data gcc_dfs_clocks [ ] = {
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s0_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s1_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s2_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s3_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s4_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s5_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s6_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap0_s7_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s0_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s1_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s2_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s3_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s4_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap1_s5_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s0_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s1_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s2_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s3_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s4_clk_src ) ,
DEFINE_RCG_DFS ( gcc_qupv3_wrap2_s5_clk_src ) ,
} ;
static const struct regmap_config gcc_sm8350_regmap_config = {
. reg_bits = 32 ,
. reg_stride = 4 ,
. val_bits = 32 ,
. max_register = 0x9c100 ,
. fast_io = true ,
} ;
static const struct qcom_cc_desc gcc_sm8350_desc = {
. config = & gcc_sm8350_regmap_config ,
. clks = gcc_sm8350_clocks ,
. num_clks = ARRAY_SIZE ( gcc_sm8350_clocks ) ,
. resets = gcc_sm8350_resets ,
. num_resets = ARRAY_SIZE ( gcc_sm8350_resets ) ,
2021-02-10 21:46:49 +05:30
. gdscs = gcc_sm8350_gdscs ,
. num_gdscs = ARRAY_SIZE ( gcc_sm8350_gdscs ) ,
2021-01-27 12:38:11 +05:30
} ;
static const struct of_device_id gcc_sm8350_match_table [ ] = {
{ . compatible = " qcom,gcc-sm8350 " } ,
{ }
} ;
MODULE_DEVICE_TABLE ( of , gcc_sm8350_match_table ) ;
static int gcc_sm8350_probe ( struct platform_device * pdev )
{
struct regmap * regmap ;
int ret ;
regmap = qcom_cc_map ( pdev , & gcc_sm8350_desc ) ;
if ( IS_ERR ( regmap ) ) {
dev_err ( & pdev - > dev , " Failed to map gcc registers \n " ) ;
return PTR_ERR ( regmap ) ;
}
/*
* Keep the critical clock always - On
* GCC_CAMERA_AHB_CLK , GCC_CAMERA_XO_CLK , GCC_DISP_AHB_CLK , GCC_DISP_XO_CLK ,
* GCC_GPU_CFG_AHB_CLK , GCC_VIDEO_AHB_CLK , GCC_VIDEO_XO_CLK
*/
regmap_update_bits ( regmap , 0x26004 , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x26018 , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x27004 , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x2701c , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x71004 , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x28004 , BIT ( 0 ) , BIT ( 0 ) ) ;
regmap_update_bits ( regmap , 0x28020 , BIT ( 0 ) , BIT ( 0 ) ) ;
ret = qcom_cc_register_rcg_dfs ( regmap , gcc_dfs_clocks , ARRAY_SIZE ( gcc_dfs_clocks ) ) ;
if ( ret )
return ret ;
/* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
regmap_update_bits ( regmap , gcc_ufs_phy_ice_core_clk . halt_reg , BIT ( 14 ) , BIT ( 14 ) ) ;
return qcom_cc_really_probe ( pdev , & gcc_sm8350_desc , regmap ) ;
}
static struct platform_driver gcc_sm8350_driver = {
. probe = gcc_sm8350_probe ,
. driver = {
. name = " sm8350-gcc " ,
. of_match_table = gcc_sm8350_match_table ,
} ,
} ;
static int __init gcc_sm8350_init ( void )
{
return platform_driver_register ( & gcc_sm8350_driver ) ;
}
subsys_initcall ( gcc_sm8350_init ) ;
static void __exit gcc_sm8350_exit ( void )
{
platform_driver_unregister ( & gcc_sm8350_driver ) ;
}
module_exit ( gcc_sm8350_exit ) ;
MODULE_DESCRIPTION ( " QTI GCC SM8350 Driver " ) ;
MODULE_LICENSE ( " GPL v2 " ) ;