2010-10-15 14:21:03 +04:00
/*
* Freescale eSDHC controller driver generics for OF and pltfm .
*
* Copyright ( c ) 2007 Freescale Semiconductor , Inc .
* Copyright ( c ) 2009 MontaVista Software , Inc .
* Copyright ( c ) 2010 Pengutronix e . K .
* Author : Wolfram Sang < w . sang @ pengutronix . de >
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License .
*/
# ifndef _DRIVERS_MMC_SDHCI_ESDHC_H
# define _DRIVERS_MMC_SDHCI_ESDHC_H
/*
* Ops and quirks for the Freescale eSDHC controller .
*/
# define ESDHC_DEFAULT_QUIRKS (SDHCI_QUIRK_FORCE_BLK_SZ_2048 | \
2017-05-30 12:14:08 +03:00
SDHCI_QUIRK_32BIT_DMA_ADDR | \
2010-10-15 14:21:03 +04:00
SDHCI_QUIRK_NO_BUSY_IRQ | \
SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK | \
2015-07-10 06:42:37 +03:00
SDHCI_QUIRK_PIO_NEEDS_DELAY | \
SDHCI_QUIRK_NO_HISPD_BIT )
2010-10-15 14:21:03 +04:00
/* pltfm-specific */
# define ESDHC_HOST_CONTROL_LE 0x20
2013-06-27 20:00:05 +04:00
/*
2016-12-26 12:46:29 +03:00
* eSDHC register definition
2013-06-27 20:00:05 +04:00
*/
2010-10-15 14:21:03 +04:00
2016-12-26 12:46:30 +03:00
/* Present State Register */
# define ESDHC_PRSSTAT 0x24
# define ESDHC_CLOCK_STABLE 0x00000008
2016-12-26 12:46:29 +03:00
/* Protocol Control Register */
# define ESDHC_PROCTL 0x28
2017-04-20 11:14:41 +03:00
# define ESDHC_VOLT_SEL 0x00000400
2016-12-26 12:46:29 +03:00
# define ESDHC_CTRL_4BITBUS (0x1 << 1)
# define ESDHC_CTRL_8BITBUS (0x2 << 1)
# define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
# define ESDHC_HOST_CONTROL_RES 0x01
/* System Control Register */
# define ESDHC_SYSTEM_CONTROL 0x2c
# define ESDHC_CLOCK_MASK 0x0000fff0
# define ESDHC_PREDIV_SHIFT 8
# define ESDHC_DIVIDER_SHIFT 4
2016-12-26 12:46:30 +03:00
# define ESDHC_CLOCK_SDCLKEN 0x00000008
2016-12-26 12:46:29 +03:00
# define ESDHC_CLOCK_PEREN 0x00000004
# define ESDHC_CLOCK_HCKEN 0x00000002
# define ESDHC_CLOCK_IPGEN 0x00000001
2017-08-15 05:17:03 +03:00
/* Host Controller Capabilities Register 2 */
# define ESDHC_CAPABILITIES_1 0x114
2017-04-20 11:14:42 +03:00
/* Tuning Block Control Register */
# define ESDHC_TBCTL 0x120
# define ESDHC_TB_EN 0x00000004
2016-12-26 12:46:29 +03:00
/* Control Register for DMA transfer */
# define ESDHC_DMA_SYSCTL 0x40c
2017-04-20 11:14:40 +03:00
# define ESDHC_PERIPHERAL_CLK_SEL 0x00080000
2017-04-20 11:14:42 +03:00
# define ESDHC_FLUSH_ASYNC_FIFO 0x00040000
2016-12-26 12:46:29 +03:00
# define ESDHC_DMA_SNOOP 0x00000040
2010-10-15 14:21:03 +04:00
# endif /* _DRIVERS_MMC_SDHCI_ESDHC_H */