2006-08-30 02:12:40 +04:00
/*
* pata_pdc202xx_old . c - Promise PDC202xx PATA for new ATA layer
* ( C ) 2005 Red Hat Inc
* Alan Cox < alan @ redhat . com >
2007-03-04 06:48:08 +03:00
* ( C ) 2007 Bartlomiej Zolnierkiewicz
2006-08-30 02:12:40 +04:00
*
* Based in part on linux / drivers / ide / pci / pdc202xx_old . c
*
* First cut with LBA48 / ATAPI
*
* TODO :
2007-09-26 18:23:17 +04:00
* Channel interlock / reset on both required ?
2006-08-30 02:12:40 +04:00
*/
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
# include <linux/kernel.h>
# include <linux/module.h>
# include <linux/pci.h>
# include <linux/init.h>
# include <linux/blkdev.h>
# include <linux/delay.h>
# include <scsi/scsi_host.h>
# include <linux/libata.h>
# define DRV_NAME "pata_pdc202xx_old"
2007-09-26 18:23:17 +04:00
# define DRV_VERSION "0.4.3"
2006-08-30 02:12:40 +04:00
2007-03-09 15:24:15 +03:00
static int pdc2026x_cable_detect ( struct ata_port * ap )
2006-08-30 02:12:40 +04:00
{
struct pci_dev * pdev = to_pci_dev ( ap - > host - > dev ) ;
u16 cis ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
pci_read_config_word ( pdev , 0x50 , & cis ) ;
if ( cis & ( 1 < < ( 10 + ap - > port_no ) ) )
2007-07-03 18:15:13 +04:00
return ATA_CBL_PATA40 ;
return ATA_CBL_PATA80 ;
2006-08-30 02:12:40 +04:00
}
/**
2006-11-03 16:18:06 +03:00
* pdc202xx_configure_piomode - set chip PIO timing
2006-08-30 02:12:40 +04:00
* @ ap : ATA interface
* @ adev : ATA device
* @ pio : PIO mode
*
* Called to do the PIO mode setup . Our timing registers are shared
* so a configure_dmamode call will undo any work we do here and vice
* versa
*/
2006-08-31 08:03:49 +04:00
2006-11-03 16:18:06 +03:00
static void pdc202xx_configure_piomode ( struct ata_port * ap , struct ata_device * adev , int pio )
2006-08-30 02:12:40 +04:00
{
struct pci_dev * pdev = to_pci_dev ( ap - > host - > dev ) ;
2007-03-04 06:48:08 +03:00
int port = 0x60 + 8 * ap - > port_no + 4 * adev - > devno ;
2006-08-30 02:12:40 +04:00
static u16 pio_timing [ 5 ] = {
0x0913 , 0x050C , 0x0308 , 0x0206 , 0x0104
} ;
u8 r_ap , r_bp ;
pci_read_config_byte ( pdev , port , & r_ap ) ;
pci_read_config_byte ( pdev , port + 1 , & r_bp ) ;
r_ap & = ~ 0x3F ; /* Preserve ERRDY_EN, SYNC_IN */
2007-03-04 06:48:08 +03:00
r_bp & = ~ 0x1F ;
2006-08-30 02:12:40 +04:00
r_ap | = ( pio_timing [ pio ] > > 8 ) ;
r_bp | = ( pio_timing [ pio ] & 0xFF ) ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
if ( ata_pio_need_iordy ( adev ) )
r_ap | = 0x20 ; /* IORDY enable */
if ( adev - > class = = ATA_DEV_ATA )
r_ap | = 0x10 ; /* FIFO enable */
pci_write_config_byte ( pdev , port , r_ap ) ;
pci_write_config_byte ( pdev , port + 1 , r_bp ) ;
}
/**
2006-11-03 16:18:06 +03:00
* pdc202xx_set_piomode - set initial PIO mode data
2006-08-30 02:12:40 +04:00
* @ ap : ATA interface
* @ adev : ATA device
*
* Called to do the PIO mode setup . Our timing registers are shared
* but we want to set the PIO timing by default .
*/
2006-08-31 08:03:49 +04:00
2006-11-03 16:18:06 +03:00
static void pdc202xx_set_piomode ( struct ata_port * ap , struct ata_device * adev )
2006-08-30 02:12:40 +04:00
{
2006-11-03 16:18:06 +03:00
pdc202xx_configure_piomode ( ap , adev , adev - > pio_mode - XFER_PIO_0 ) ;
2006-08-30 02:12:40 +04:00
}
/**
2006-11-03 16:18:06 +03:00
* pdc202xx_configure_dmamode - set DMA mode in chip
2006-08-30 02:12:40 +04:00
* @ ap : ATA interface
* @ adev : ATA device
*
* Load DMA cycle times into the chip ready for a DMA transfer
* to occur .
*/
2006-08-31 08:03:49 +04:00
2006-11-03 16:18:06 +03:00
static void pdc202xx_set_dmamode ( struct ata_port * ap , struct ata_device * adev )
2006-08-30 02:12:40 +04:00
{
struct pci_dev * pdev = to_pci_dev ( ap - > host - > dev ) ;
2007-03-04 06:48:08 +03:00
int port = 0x60 + 8 * ap - > port_no + 4 * adev - > devno ;
2006-08-30 02:12:40 +04:00
static u8 udma_timing [ 6 ] [ 2 ] = {
{ 0x60 , 0x03 } , /* 33 Mhz Clock */
{ 0x40 , 0x02 } ,
{ 0x20 , 0x01 } ,
{ 0x40 , 0x02 } , /* 66 Mhz Clock */
{ 0x20 , 0x01 } ,
2006-08-31 08:03:49 +04:00
{ 0x20 , 0x01 }
2006-08-30 02:12:40 +04:00
} ;
2007-03-04 06:48:08 +03:00
static u8 mdma_timing [ 3 ] [ 2 ] = {
{ 0xe0 , 0x0f } ,
2007-09-26 18:23:17 +04:00
{ 0x60 , 0x04 } ,
{ 0x60 , 0x03 } ,
2007-03-04 06:48:08 +03:00
} ;
2006-08-30 02:12:40 +04:00
u8 r_bp , r_cp ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
pci_read_config_byte ( pdev , port + 1 , & r_bp ) ;
pci_read_config_byte ( pdev , port + 2 , & r_cp ) ;
2006-08-31 08:03:49 +04:00
2007-03-04 06:48:08 +03:00
r_bp & = ~ 0xE0 ;
2006-08-30 02:12:40 +04:00
r_cp & = ~ 0x0F ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
if ( adev - > dma_mode > = XFER_UDMA_0 ) {
int speed = adev - > dma_mode - XFER_UDMA_0 ;
r_bp | = udma_timing [ speed ] [ 0 ] ;
r_cp | = udma_timing [ speed ] [ 1 ] ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
} else {
int speed = adev - > dma_mode - XFER_MW_DMA_0 ;
2007-03-04 06:48:08 +03:00
r_bp | = mdma_timing [ speed ] [ 0 ] ;
r_cp | = mdma_timing [ speed ] [ 1 ] ;
2006-08-30 02:12:40 +04:00
}
pci_write_config_byte ( pdev , port + 1 , r_bp ) ;
pci_write_config_byte ( pdev , port + 2 , r_cp ) ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
}
/**
* pdc2026x_bmdma_start - DMA engine begin
* @ qc : ATA command
*
* In UDMA3 or higher we have to clock switch for the duration of the
* DMA transfer sequence .
2007-09-26 18:23:17 +04:00
*
* Note : The host lock held by the libata layer protects
* us from two channels both trying to set DMA bits at once
2006-08-30 02:12:40 +04:00
*/
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
static void pdc2026x_bmdma_start ( struct ata_queued_cmd * qc )
{
struct ata_port * ap = qc - > ap ;
struct ata_device * adev = qc - > dev ;
struct ata_taskfile * tf = & qc - > tf ;
int sel66 = ap - > port_no ? 0x08 : 0x02 ;
2007-02-01 09:06:36 +03:00
void __iomem * master = ap - > host - > ports [ 0 ] - > ioaddr . bmdma_addr ;
void __iomem * clock = master + 0x11 ;
void __iomem * atapi_reg = master + 0x20 + ( 4 * ap - > port_no ) ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
u32 len ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
/* Check we keep host level locking here */
if ( adev - > dma_mode > = XFER_UDMA_2 )
2007-02-01 09:06:36 +03:00
iowrite8 ( ioread8 ( clock ) | sel66 , clock ) ;
2006-08-30 02:12:40 +04:00
else
2007-02-01 09:06:36 +03:00
iowrite8 ( ioread8 ( clock ) & ~ sel66 , clock ) ;
2006-08-30 02:12:40 +04:00
2006-08-31 08:03:49 +04:00
/* The DMA clocks may have been trashed by a reset. FIXME: make conditional
2006-08-30 02:12:40 +04:00
and move to qc_issue ? */
2006-11-03 16:18:06 +03:00
pdc202xx_set_dmamode ( ap , qc - > dev ) ;
2006-08-30 02:12:40 +04:00
/* Cases the state machine will not complete correctly without help */
if ( ( tf - > flags & ATA_TFLAG_LBA48 ) | | tf - > protocol = = ATA_PROT_ATAPI_DMA )
{
2007-03-23 21:57:23 +03:00
len = qc - > nbytes / 2 ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
if ( tf - > flags & ATA_TFLAG_WRITE )
len | = 0x06000000 ;
else
len | = 0x05000000 ;
2006-08-31 08:03:49 +04:00
2007-02-01 09:06:36 +03:00
iowrite32 ( len , atapi_reg ) ;
2006-08-30 02:12:40 +04:00
}
2006-08-31 08:03:49 +04:00
/* Activate DMA */
2006-08-30 02:12:40 +04:00
ata_bmdma_start ( qc ) ;
}
/**
* pdc2026x_bmdma_end - DMA engine stop
* @ qc : ATA command
*
* After a DMA completes we need to put the clock back to 33 MHz for
* PIO timings .
2007-09-26 18:23:17 +04:00
*
* Note : The host lock held by the libata layer protects
* us from two channels both trying to set DMA bits at once
2006-08-30 02:12:40 +04:00
*/
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
static void pdc2026x_bmdma_stop ( struct ata_queued_cmd * qc )
{
struct ata_port * ap = qc - > ap ;
struct ata_device * adev = qc - > dev ;
struct ata_taskfile * tf = & qc - > tf ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
int sel66 = ap - > port_no ? 0x08 : 0x02 ;
/* The clock bits are in the same register for both channels */
2007-02-01 09:06:36 +03:00
void __iomem * master = ap - > host - > ports [ 0 ] - > ioaddr . bmdma_addr ;
void __iomem * clock = master + 0x11 ;
void __iomem * atapi_reg = master + 0x20 + ( 4 * ap - > port_no ) ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
/* Cases the state machine will not complete correctly */
if ( tf - > protocol = = ATA_PROT_ATAPI_DMA | | ( tf - > flags & ATA_TFLAG_LBA48 ) ) {
2007-02-01 09:06:36 +03:00
iowrite32 ( 0 , atapi_reg ) ;
iowrite8 ( ioread8 ( clock ) & ~ sel66 , clock ) ;
2006-08-30 02:12:40 +04:00
}
/* Flip back to 33Mhz for PIO */
if ( adev - > dma_mode > = XFER_UDMA_2 )
2007-02-01 09:06:36 +03:00
iowrite8 ( ioread8 ( clock ) & ~ sel66 , clock ) ;
2006-08-30 02:12:40 +04:00
ata_bmdma_stop ( qc ) ;
}
/**
* pdc2026x_dev_config - device setup hook
* @ adev : newly found device
*
* Perform chip specific early setup . We need to lock the transfer
* sizes to 8 bit to avoid making the state engine on the 2026 x cards
* barf .
*/
2006-08-31 08:03:49 +04:00
2007-03-02 03:56:15 +03:00
static void pdc2026x_dev_config ( struct ata_device * adev )
2006-08-30 02:12:40 +04:00
{
adev - > max_sectors = 256 ;
}
2006-11-03 16:18:06 +03:00
static struct scsi_host_template pdc202xx_sht = {
2006-08-30 02:12:40 +04:00
. module = THIS_MODULE ,
. name = DRV_NAME ,
. ioctl = ata_scsi_ioctl ,
. queuecommand = ata_scsi_queuecmd ,
. can_queue = ATA_DEF_QUEUE ,
. this_id = ATA_SHT_THIS_ID ,
. sg_tablesize = LIBATA_MAX_PRD ,
. cmd_per_lun = ATA_SHT_CMD_PER_LUN ,
. emulated = ATA_SHT_EMULATED ,
. use_clustering = ATA_SHT_USE_CLUSTERING ,
. proc_name = DRV_NAME ,
. dma_boundary = ATA_DMA_BOUNDARY ,
. slave_configure = ata_scsi_slave_config ,
2006-11-29 05:26:47 +03:00
. slave_destroy = ata_scsi_slave_destroy ,
2006-08-30 02:12:40 +04:00
. bios_param = ata_std_bios_param ,
} ;
static struct ata_port_operations pdc2024x_port_ops = {
2006-11-03 16:18:06 +03:00
. set_piomode = pdc202xx_set_piomode ,
. set_dmamode = pdc202xx_set_dmamode ,
2006-08-30 02:12:40 +04:00
. mode_filter = ata_pci_default_filter ,
. tf_load = ata_tf_load ,
. tf_read = ata_tf_read ,
. check_status = ata_check_status ,
. exec_command = ata_exec_command ,
. dev_select = ata_std_dev_select ,
. freeze = ata_bmdma_freeze ,
. thaw = ata_bmdma_thaw ,
2007-03-09 15:24:15 +03:00
. error_handler = ata_bmdma_error_handler ,
2006-08-30 02:12:40 +04:00
. post_internal_cmd = ata_bmdma_post_internal_cmd ,
2007-03-09 15:24:15 +03:00
. cable_detect = ata_cable_40wire ,
2006-08-30 02:12:40 +04:00
. bmdma_setup = ata_bmdma_setup ,
. bmdma_start = ata_bmdma_start ,
. bmdma_stop = ata_bmdma_stop ,
. bmdma_status = ata_bmdma_status ,
. qc_prep = ata_qc_prep ,
. qc_issue = ata_qc_issue_prot ,
2007-02-01 09:06:36 +03:00
. data_xfer = ata_data_xfer ,
2006-08-30 02:12:40 +04:00
. irq_handler = ata_interrupt ,
. irq_clear = ata_bmdma_irq_clear ,
2007-01-26 10:27:58 +03:00
. irq_on = ata_irq_on ,
2006-08-31 08:03:49 +04:00
2007-08-23 01:55:41 +04:00
. port_start = ata_sff_port_start ,
2006-08-31 08:03:49 +04:00
} ;
2006-08-30 02:12:40 +04:00
static struct ata_port_operations pdc2026x_port_ops = {
2006-11-03 16:18:06 +03:00
. set_piomode = pdc202xx_set_piomode ,
. set_dmamode = pdc202xx_set_dmamode ,
2006-08-30 02:12:40 +04:00
. mode_filter = ata_pci_default_filter ,
. tf_load = ata_tf_load ,
. tf_read = ata_tf_read ,
. check_status = ata_check_status ,
. exec_command = ata_exec_command ,
. dev_select = ata_std_dev_select ,
. dev_config = pdc2026x_dev_config ,
. freeze = ata_bmdma_freeze ,
. thaw = ata_bmdma_thaw ,
2007-03-09 15:24:15 +03:00
. error_handler = ata_bmdma_error_handler ,
2006-08-30 02:12:40 +04:00
. post_internal_cmd = ata_bmdma_post_internal_cmd ,
2007-03-09 15:24:15 +03:00
. cable_detect = pdc2026x_cable_detect ,
2006-08-30 02:12:40 +04:00
. bmdma_setup = ata_bmdma_setup ,
. bmdma_start = pdc2026x_bmdma_start ,
. bmdma_stop = pdc2026x_bmdma_stop ,
. bmdma_status = ata_bmdma_status ,
. qc_prep = ata_qc_prep ,
. qc_issue = ata_qc_issue_prot ,
2007-02-01 09:06:36 +03:00
. data_xfer = ata_data_xfer ,
2006-08-30 02:12:40 +04:00
. irq_handler = ata_interrupt ,
. irq_clear = ata_bmdma_irq_clear ,
2007-01-26 10:27:58 +03:00
. irq_on = ata_irq_on ,
2006-08-31 08:03:49 +04:00
2007-08-23 01:55:41 +04:00
. port_start = ata_sff_port_start ,
2006-08-31 08:03:49 +04:00
} ;
2006-08-30 02:12:40 +04:00
2006-11-03 16:18:06 +03:00
static int pdc202xx_init_one ( struct pci_dev * dev , const struct pci_device_id * id )
2006-08-30 02:12:40 +04:00
{
2007-05-04 14:43:58 +04:00
static const struct ata_port_info info [ 3 ] = {
2006-08-30 02:12:40 +04:00
{
2006-11-03 16:18:06 +03:00
. sht = & pdc202xx_sht ,
2007-05-28 14:59:48 +04:00
. flags = ATA_FLAG_SLAVE_POSS ,
2006-08-30 02:12:40 +04:00
. pio_mask = 0x1f ,
. mwdma_mask = 0x07 ,
. udma_mask = ATA_UDMA2 ,
. port_ops = & pdc2024x_port_ops
2006-08-31 08:03:49 +04:00
} ,
2006-08-30 02:12:40 +04:00
{
2006-11-03 16:18:06 +03:00
. sht = & pdc202xx_sht ,
2007-05-28 14:59:48 +04:00
. flags = ATA_FLAG_SLAVE_POSS ,
2006-08-30 02:12:40 +04:00
. pio_mask = 0x1f ,
. mwdma_mask = 0x07 ,
. udma_mask = ATA_UDMA4 ,
. port_ops = & pdc2026x_port_ops
} ,
{
2006-11-03 16:18:06 +03:00
. sht = & pdc202xx_sht ,
2007-05-28 14:59:48 +04:00
. flags = ATA_FLAG_SLAVE_POSS ,
2006-08-30 02:12:40 +04:00
. pio_mask = 0x1f ,
. mwdma_mask = 0x07 ,
. udma_mask = ATA_UDMA5 ,
. port_ops = & pdc2026x_port_ops
}
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
} ;
2007-05-04 14:43:58 +04:00
const struct ata_port_info * ppi [ ] = { & info [ id - > driver_data ] , NULL } ;
2006-08-31 08:03:49 +04:00
2006-08-30 02:12:40 +04:00
if ( dev - > device = = PCI_DEVICE_ID_PROMISE_20265 ) {
struct pci_dev * bridge = dev - > bus - > self ;
/* Don't grab anything behind a Promise I2O RAID */
if ( bridge & & bridge - > vendor = = PCI_VENDOR_ID_INTEL ) {
2007-10-26 04:47:30 +04:00
if ( bridge - > device = = PCI_DEVICE_ID_INTEL_I960 )
2006-08-30 02:12:40 +04:00
return - ENODEV ;
2007-10-26 04:47:30 +04:00
if ( bridge - > device = = PCI_DEVICE_ID_INTEL_I960RM )
2006-08-30 02:12:40 +04:00
return - ENODEV ;
}
}
2007-05-04 14:43:58 +04:00
return ata_pci_init_one ( dev , ppi ) ;
2006-08-30 02:12:40 +04:00
}
2006-11-03 16:18:06 +03:00
static const struct pci_device_id pdc202xx [ ] = {
2006-09-29 04:21:59 +04:00
{ PCI_VDEVICE ( PROMISE , PCI_DEVICE_ID_PROMISE_20246 ) , 0 } ,
{ PCI_VDEVICE ( PROMISE , PCI_DEVICE_ID_PROMISE_20262 ) , 1 } ,
{ PCI_VDEVICE ( PROMISE , PCI_DEVICE_ID_PROMISE_20263 ) , 1 } ,
{ PCI_VDEVICE ( PROMISE , PCI_DEVICE_ID_PROMISE_20265 ) , 2 } ,
{ PCI_VDEVICE ( PROMISE , PCI_DEVICE_ID_PROMISE_20267 ) , 2 } ,
{ } ,
2006-08-30 02:12:40 +04:00
} ;
2006-11-03 16:18:06 +03:00
static struct pci_driver pdc202xx_pci_driver = {
2006-09-29 04:21:59 +04:00
. name = DRV_NAME ,
2006-11-03 16:18:06 +03:00
. id_table = pdc202xx ,
. probe = pdc202xx_init_one ,
2006-11-27 19:27:20 +03:00
. remove = ata_pci_remove_one ,
2007-03-02 11:31:26 +03:00
# ifdef CONFIG_PM
2006-11-27 19:27:20 +03:00
. suspend = ata_pci_device_suspend ,
. resume = ata_pci_device_resume ,
2007-03-02 11:31:26 +03:00
# endif
2006-08-30 02:12:40 +04:00
} ;
2006-11-03 16:18:06 +03:00
static int __init pdc202xx_init ( void )
2006-08-30 02:12:40 +04:00
{
2006-11-03 16:18:06 +03:00
return pci_register_driver ( & pdc202xx_pci_driver ) ;
2006-08-30 02:12:40 +04:00
}
2006-11-03 16:18:06 +03:00
static void __exit pdc202xx_exit ( void )
2006-08-30 02:12:40 +04:00
{
2006-11-03 16:18:06 +03:00
pci_unregister_driver ( & pdc202xx_pci_driver ) ;
2006-08-30 02:12:40 +04:00
}
MODULE_AUTHOR ( " Alan Cox " ) ;
MODULE_DESCRIPTION ( " low-level driver for Promise 2024x and 20262-20267 " ) ;
MODULE_LICENSE ( " GPL " ) ;
2006-11-03 16:18:06 +03:00
MODULE_DEVICE_TABLE ( pci , pdc202xx ) ;
2006-08-30 02:12:40 +04:00
MODULE_VERSION ( DRV_VERSION ) ;
2006-11-03 16:18:06 +03:00
module_init ( pdc202xx_init ) ;
module_exit ( pdc202xx_exit ) ;