2019-05-29 07:18:05 -07:00
// SPDX-License-Identifier: GPL-2.0-only
2015-06-23 11:43:53 +03:00
/*
* Copyright ( c ) 2015 EZchip Technologies .
*/
# include <linux/module.h>
# include <linux/etherdevice.h>
2017-03-29 17:17:31 +02:00
# include <linux/interrupt.h>
2015-06-23 11:43:53 +03:00
# include <linux/of_address.h>
# include <linux/of_irq.h>
# include <linux/of_net.h>
# include <linux/of_platform.h>
# include "nps_enet.h"
# define DRV_NAME "nps_mgt_enet"
2016-07-13 16:58:07 +03:00
static inline bool nps_enet_is_tx_pending ( struct nps_enet_priv * priv )
{
u32 tx_ctrl_value = nps_enet_reg_get ( priv , NPS_ENET_REG_TX_CTL ) ;
u32 tx_ctrl_ct = ( tx_ctrl_value & TX_CTL_CT_MASK ) > > TX_CTL_CT_SHIFT ;
return ( ! tx_ctrl_ct & & priv - > tx_skb ) ;
}
2015-06-23 11:43:53 +03:00
static void nps_enet_clean_rx_fifo ( struct net_device * ndev , u32 frame_len )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
u32 i , len = DIV_ROUND_UP ( frame_len , sizeof ( u32 ) ) ;
/* Empty Rx FIFO buffer by reading all words */
for ( i = 0 ; i < len ; i + + )
nps_enet_reg_get ( priv , NPS_ENET_REG_RX_BUF ) ;
}
static void nps_enet_read_rx_fifo ( struct net_device * ndev ,
unsigned char * dst , u32 length )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
s32 i , last = length & ( sizeof ( u32 ) - 1 ) ;
u32 * reg = ( u32 * ) dst , len = length / sizeof ( u32 ) ;
bool dst_is_aligned = IS_ALIGNED ( ( unsigned long ) dst , sizeof ( u32 ) ) ;
/* In case dst is not aligned we need an intermediate buffer */
2016-03-03 17:07:46 +03:00
if ( dst_is_aligned ) {
ioread32_rep ( priv - > regs_base + NPS_ENET_REG_RX_BUF , reg , len ) ;
reg + = len ;
2016-07-13 16:58:06 +03:00
} else { /* !dst_is_aligned */
2015-06-23 11:43:53 +03:00
for ( i = 0 ; i < len ; i + + , reg + + ) {
2015-12-08 16:28:59 +01:00
u32 buf = nps_enet_reg_get ( priv , NPS_ENET_REG_RX_BUF ) ;
2016-07-13 16:58:06 +03:00
2016-03-03 17:07:46 +03:00
put_unaligned_be32 ( buf , reg ) ;
2015-06-23 11:43:53 +03:00
}
}
/* copy last bytes (if any) */
if ( last ) {
2016-03-03 17:07:46 +03:00
u32 buf ;
2016-07-13 16:58:06 +03:00
2016-03-03 17:07:46 +03:00
ioread32_rep ( priv - > regs_base + NPS_ENET_REG_RX_BUF , & buf , 1 ) ;
memcpy ( ( u8 * ) reg , & buf , last ) ;
2015-06-23 11:43:53 +03:00
}
}
static u32 nps_enet_rx_handler ( struct net_device * ndev )
{
u32 frame_len , err = 0 ;
u32 work_done = 0 ;
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
struct sk_buff * skb ;
2016-03-03 17:07:46 +03:00
u32 rx_ctrl_value = nps_enet_reg_get ( priv , NPS_ENET_REG_RX_CTL ) ;
u32 rx_ctrl_cr = ( rx_ctrl_value & RX_CTL_CR_MASK ) > > RX_CTL_CR_SHIFT ;
u32 rx_ctrl_er = ( rx_ctrl_value & RX_CTL_ER_MASK ) > > RX_CTL_ER_SHIFT ;
u32 rx_ctrl_crc = ( rx_ctrl_value & RX_CTL_CRC_MASK ) > > RX_CTL_CRC_SHIFT ;
2015-06-23 11:43:53 +03:00
2016-03-03 17:07:46 +03:00
frame_len = ( rx_ctrl_value & RX_CTL_NR_MASK ) > > RX_CTL_NR_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Check if we got RX */
2016-03-03 17:07:46 +03:00
if ( ! rx_ctrl_cr )
2015-06-23 11:43:53 +03:00
return work_done ;
/* If we got here there is a work for us */
work_done + + ;
/* Check Rx error */
2016-03-03 17:07:46 +03:00
if ( rx_ctrl_er ) {
2015-06-23 11:43:53 +03:00
ndev - > stats . rx_errors + + ;
err = 1 ;
}
/* Check Rx CRC error */
2016-03-03 17:07:46 +03:00
if ( rx_ctrl_crc ) {
2015-06-23 11:43:53 +03:00
ndev - > stats . rx_crc_errors + + ;
ndev - > stats . rx_dropped + + ;
err = 1 ;
}
/* Check Frame length Min 64b */
if ( unlikely ( frame_len < ETH_ZLEN ) ) {
ndev - > stats . rx_length_errors + + ;
ndev - > stats . rx_dropped + + ;
err = 1 ;
}
if ( err )
goto rx_irq_clean ;
/* Skb allocation */
skb = netdev_alloc_skb_ip_align ( ndev , frame_len ) ;
if ( unlikely ( ! skb ) ) {
ndev - > stats . rx_errors + + ;
ndev - > stats . rx_dropped + + ;
goto rx_irq_clean ;
}
/* Copy frame from Rx fifo into the skb */
nps_enet_read_rx_fifo ( ndev , skb - > data , frame_len ) ;
skb_put ( skb , frame_len ) ;
skb - > protocol = eth_type_trans ( skb , ndev ) ;
skb - > ip_summed = CHECKSUM_UNNECESSARY ;
ndev - > stats . rx_packets + + ;
ndev - > stats . rx_bytes + = frame_len ;
netif_receive_skb ( skb ) ;
goto rx_irq_frame_done ;
rx_irq_clean :
/* Clean Rx fifo */
nps_enet_clean_rx_fifo ( ndev , frame_len ) ;
rx_irq_frame_done :
/* Ack Rx ctrl register */
nps_enet_reg_set ( priv , NPS_ENET_REG_RX_CTL , 0 ) ;
return work_done ;
}
static void nps_enet_tx_handler ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 tx_ctrl_value = nps_enet_reg_get ( priv , NPS_ENET_REG_TX_CTL ) ;
u32 tx_ctrl_et = ( tx_ctrl_value & TX_CTL_ET_MASK ) > > TX_CTL_ET_SHIFT ;
u32 tx_ctrl_nt = ( tx_ctrl_value & TX_CTL_NT_MASK ) > > TX_CTL_NT_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Check if we got TX */
2016-07-13 16:58:07 +03:00
if ( ! nps_enet_is_tx_pending ( priv ) )
2015-06-23 11:43:53 +03:00
return ;
2015-08-20 08:00:04 +03:00
/* Ack Tx ctrl register */
nps_enet_reg_set ( priv , NPS_ENET_REG_TX_CTL , 0 ) ;
2015-06-23 11:43:53 +03:00
/* Check Tx transmit error */
2016-03-03 17:07:46 +03:00
if ( unlikely ( tx_ctrl_et ) ) {
2015-06-23 11:43:53 +03:00
ndev - > stats . tx_errors + + ;
} else {
ndev - > stats . tx_packets + + ;
2016-03-03 17:07:46 +03:00
ndev - > stats . tx_bytes + = tx_ctrl_nt ;
2015-06-23 11:43:53 +03:00
}
2015-08-20 08:00:02 +03:00
dev_kfree_skb ( priv - > tx_skb ) ;
2016-05-09 20:13:19 +03:00
priv - > tx_skb = NULL ;
2015-06-23 11:43:53 +03:00
if ( netif_queue_stopped ( ndev ) )
netif_wake_queue ( ndev ) ;
}
/**
* nps_enet_poll - NAPI poll handler .
* @ napi : Pointer to napi_struct structure .
* @ budget : How many frames to process on one call .
*
* returns : Number of processed frames
*/
static int nps_enet_poll ( struct napi_struct * napi , int budget )
{
struct net_device * ndev = napi - > dev ;
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
u32 work_done ;
nps_enet_tx_handler ( ndev ) ;
work_done = nps_enet_rx_handler ( ndev ) ;
2017-03-29 13:41:46 +03:00
if ( ( work_done < budget ) & & napi_complete_done ( napi , work_done ) ) {
2016-03-03 17:07:46 +03:00
u32 buf_int_enable_value = 0 ;
2015-08-20 08:00:05 +03:00
2016-03-03 17:07:46 +03:00
/* set tx_done and rx_rdy bits */
buf_int_enable_value | = NPS_ENET_ENABLE < < RX_RDY_SHIFT ;
buf_int_enable_value | = NPS_ENET_ENABLE < < TX_DONE_SHIFT ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_BUF_INT_ENABLE ,
2016-03-03 17:07:46 +03:00
buf_int_enable_value ) ;
2016-05-09 20:13:20 +03:00
/* in case we will get a tx interrupt while interrupts
* are masked , we will lose it since the tx is edge interrupt .
* specifically , while executing the code section above ,
* between nps_enet_tx_handler and the interrupts enable , all
* tx requests will be stuck until we will get an rx interrupt .
* the two code lines below will solve this situation by
* re - adding ourselves to the poll list .
*/
2016-07-13 16:58:07 +03:00
if ( nps_enet_is_tx_pending ( priv ) ) {
2016-05-26 15:00:06 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_BUF_INT_ENABLE , 0 ) ;
2016-05-09 20:13:20 +03:00
napi_reschedule ( napi ) ;
2016-05-26 15:00:06 +03:00
}
2015-06-23 11:43:53 +03:00
}
return work_done ;
}
/**
* nps_enet_irq_handler - Global interrupt handler for ENET .
* @ irq : irq number .
* @ dev_instance : device instance .
*
* returns : IRQ_HANDLED for all cases .
*
* EZchip ENET has 2 interrupt causes , and depending on bits raised in
* CTRL registers we may tell what is a reason for interrupt to fire up .
* We got one for RX and the other for TX ( completion ) .
*/
static irqreturn_t nps_enet_irq_handler ( s32 irq , void * dev_instance )
{
struct net_device * ndev = dev_instance ;
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 rx_ctrl_value = nps_enet_reg_get ( priv , NPS_ENET_REG_RX_CTL ) ;
u32 rx_ctrl_cr = ( rx_ctrl_value & RX_CTL_CR_MASK ) > > RX_CTL_CR_SHIFT ;
2015-06-23 11:43:53 +03:00
2016-07-13 16:58:07 +03:00
if ( nps_enet_is_tx_pending ( priv ) | | rx_ctrl_cr )
2015-06-23 11:43:53 +03:00
if ( likely ( napi_schedule_prep ( & priv - > napi ) ) ) {
nps_enet_reg_set ( priv , NPS_ENET_REG_BUF_INT_ENABLE , 0 ) ;
__napi_schedule ( & priv - > napi ) ;
}
return IRQ_HANDLED ;
}
static void nps_enet_set_hw_mac_address ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 ge_mac_cfg_1_value = 0 ;
u32 * ge_mac_cfg_2_value = & priv - > ge_mac_cfg_2_value ;
2015-06-23 11:43:53 +03:00
/* set MAC address in HW */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_1_value | = ndev - > dev_addr [ 0 ] < < CFG_1_OCTET_0_SHIFT ;
ge_mac_cfg_1_value | = ndev - > dev_addr [ 1 ] < < CFG_1_OCTET_1_SHIFT ;
ge_mac_cfg_1_value | = ndev - > dev_addr [ 2 ] < < CFG_1_OCTET_2_SHIFT ;
ge_mac_cfg_1_value | = ndev - > dev_addr [ 3 ] < < CFG_1_OCTET_3_SHIFT ;
* ge_mac_cfg_2_value = ( * ge_mac_cfg_2_value & ~ CFG_2_OCTET_4_MASK )
| ndev - > dev_addr [ 4 ] < < CFG_2_OCTET_4_SHIFT ;
* ge_mac_cfg_2_value = ( * ge_mac_cfg_2_value & ~ CFG_2_OCTET_5_MASK )
| ndev - > dev_addr [ 5 ] < < CFG_2_OCTET_5_SHIFT ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_1 ,
2016-03-03 17:07:46 +03:00
ge_mac_cfg_1_value ) ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_2 ,
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_2_value ) ;
2015-06-23 11:43:53 +03:00
}
/**
* nps_enet_hw_reset - Reset the network device .
* @ ndev : Pointer to the network device .
*
* This function reset the PCS and TX fifo .
* The programming model is to set the relevant reset bits
* wait for some time for this to propagate and then unset
* the reset bits . This way we ensure that reset procedure
* is done successfully by device .
*/
static void nps_enet_hw_reset ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 ge_rst_value = 0 , phase_fifo_ctl_value = 0 ;
2015-06-23 11:43:53 +03:00
/* Pcs reset sequence*/
2016-03-03 17:07:46 +03:00
ge_rst_value | = NPS_ENET_ENABLE < < RST_GMAC_0_SHIFT ;
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_RST , ge_rst_value ) ;
2015-06-23 11:43:53 +03:00
usleep_range ( 10 , 20 ) ;
2016-07-12 16:01:11 +03:00
ge_rst_value = 0 ;
2016-03-03 17:07:46 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_RST , ge_rst_value ) ;
2015-06-23 11:43:53 +03:00
/* Tx fifo reset sequence */
2016-03-03 17:07:46 +03:00
phase_fifo_ctl_value | = NPS_ENET_ENABLE < < PHASE_FIFO_CTL_RST_SHIFT ;
phase_fifo_ctl_value | = NPS_ENET_ENABLE < < PHASE_FIFO_CTL_INIT_SHIFT ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_PHASE_FIFO_CTL ,
2016-03-03 17:07:46 +03:00
phase_fifo_ctl_value ) ;
2015-06-23 11:43:53 +03:00
usleep_range ( 10 , 20 ) ;
2016-03-03 17:07:46 +03:00
phase_fifo_ctl_value = 0 ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_PHASE_FIFO_CTL ,
2016-03-03 17:07:46 +03:00
phase_fifo_ctl_value ) ;
2015-06-23 11:43:53 +03:00
}
static void nps_enet_hw_enable_control ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 ge_mac_cfg_0_value = 0 , buf_int_enable_value = 0 ;
u32 * ge_mac_cfg_2_value = & priv - > ge_mac_cfg_2_value ;
u32 * ge_mac_cfg_3_value = & priv - > ge_mac_cfg_3_value ;
2015-06-23 11:43:53 +03:00
s32 max_frame_length ;
/* Enable Rx and Tx statistics */
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_2_value = ( * ge_mac_cfg_2_value & ~ CFG_2_STAT_EN_MASK )
| NPS_ENET_GE_MAC_CFG_2_STAT_EN < < CFG_2_STAT_EN_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Discard packets with different MAC address */
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_2_value = ( * ge_mac_cfg_2_value & ~ CFG_2_DISK_DA_MASK )
| NPS_ENET_ENABLE < < CFG_2_DISK_DA_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Discard multicast packets */
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_2_value = ( * ge_mac_cfg_2_value & ~ CFG_2_DISK_MC_MASK )
| NPS_ENET_ENABLE < < CFG_2_DISK_MC_SHIFT ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_2 ,
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_2_value ) ;
2015-06-23 11:43:53 +03:00
/* Discard Packets bigger than max frame length */
max_frame_length = ETH_HLEN + ndev - > mtu + ETH_FCS_LEN ;
2016-03-03 17:07:46 +03:00
if ( max_frame_length < = NPS_ENET_MAX_FRAME_LENGTH ) {
* ge_mac_cfg_3_value =
( * ge_mac_cfg_3_value & ~ CFG_3_MAX_LEN_MASK )
| max_frame_length < < CFG_3_MAX_LEN_SHIFT ;
}
2015-06-23 11:43:53 +03:00
/* Enable interrupts */
2016-03-03 17:07:46 +03:00
buf_int_enable_value | = NPS_ENET_ENABLE < < RX_RDY_SHIFT ;
buf_int_enable_value | = NPS_ENET_ENABLE < < TX_DONE_SHIFT ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_BUF_INT_ENABLE ,
2016-03-03 17:07:46 +03:00
buf_int_enable_value ) ;
2015-06-23 11:43:53 +03:00
/* Write device MAC address to HW */
nps_enet_set_hw_mac_address ( ndev ) ;
/* Rx and Tx HW features */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_TX_PAD_EN_SHIFT ;
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_TX_CRC_EN_SHIFT ;
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_RX_CRC_STRIP_SHIFT ;
2015-06-23 11:43:53 +03:00
/* IFG configuration */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value | =
NPS_ENET_GE_MAC_CFG_0_RX_IFG < < CFG_0_RX_IFG_SHIFT ;
ge_mac_cfg_0_value | =
NPS_ENET_GE_MAC_CFG_0_TX_IFG < < CFG_0_TX_IFG_SHIFT ;
2015-06-23 11:43:53 +03:00
/* preamble configuration */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_RX_PR_CHECK_EN_SHIFT ;
ge_mac_cfg_0_value | =
NPS_ENET_GE_MAC_CFG_0_TX_PR_LEN < < CFG_0_TX_PR_LEN_SHIFT ;
2015-06-23 11:43:53 +03:00
/* enable flow control frames */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_TX_FC_EN_SHIFT ;
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_RX_FC_EN_SHIFT ;
ge_mac_cfg_0_value | =
NPS_ENET_GE_MAC_CFG_0_TX_FC_RETR < < CFG_0_TX_FC_RETR_SHIFT ;
* ge_mac_cfg_3_value = ( * ge_mac_cfg_3_value & ~ CFG_3_CF_DROP_MASK )
| NPS_ENET_ENABLE < < CFG_3_CF_DROP_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Enable Rx and Tx */
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_RX_EN_SHIFT ;
ge_mac_cfg_0_value | = NPS_ENET_ENABLE < < CFG_0_TX_EN_SHIFT ;
2015-06-23 11:43:53 +03:00
2015-08-20 08:00:03 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_3 ,
2016-03-03 17:07:46 +03:00
* ge_mac_cfg_3_value ) ;
2015-06-23 11:43:53 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_0 ,
2016-03-03 17:07:46 +03:00
ge_mac_cfg_0_value ) ;
2015-06-23 11:43:53 +03:00
}
static void nps_enet_hw_disable_control ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
/* Disable interrupts */
nps_enet_reg_set ( priv , NPS_ENET_REG_BUF_INT_ENABLE , 0 ) ;
/* Disable Rx and Tx */
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_0 , 0 ) ;
}
static void nps_enet_send_frame ( struct net_device * ndev ,
struct sk_buff * skb )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 tx_ctrl_value = 0 ;
2015-06-23 11:43:53 +03:00
short length = skb - > len ;
u32 i , len = DIV_ROUND_UP ( length , sizeof ( u32 ) ) ;
2015-12-08 16:28:59 +01:00
u32 * src = ( void * ) skb - > data ;
2015-06-23 11:43:53 +03:00
bool src_is_aligned = IS_ALIGNED ( ( unsigned long ) src , sizeof ( u32 ) ) ;
/* In case src is not aligned we need an intermediate buffer */
if ( src_is_aligned )
2016-03-03 17:07:46 +03:00
iowrite32_rep ( priv - > regs_base + NPS_ENET_REG_TX_BUF , src , len ) ;
2015-12-08 16:28:59 +01:00
else /* !src_is_aligned */
for ( i = 0 ; i < len ; i + + , src + + )
nps_enet_reg_set ( priv , NPS_ENET_REG_TX_BUF ,
2016-03-03 17:07:46 +03:00
get_unaligned_be32 ( src ) ) ;
2015-12-08 16:28:59 +01:00
2015-06-23 11:43:53 +03:00
/* Write the length of the Frame */
2016-03-03 17:07:46 +03:00
tx_ctrl_value | = length < < TX_CTL_NT_SHIFT ;
2015-06-23 11:43:53 +03:00
2016-03-03 17:07:46 +03:00
tx_ctrl_value | = NPS_ENET_ENABLE < < TX_CTL_CT_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Send Frame */
2016-03-03 17:07:46 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_TX_CTL , tx_ctrl_value ) ;
2015-06-23 11:43:53 +03:00
}
/**
* nps_enet_set_mac_address - Set the MAC address for this device .
* @ ndev : Pointer to net_device structure .
* @ p : 6 byte Address to be written as MAC address .
*
* This function copies the HW address from the sockaddr structure to the
* net_device structure and updates the address in HW .
*
* returns : - EBUSY if the net device is busy or 0 if the address is set
* successfully .
*/
static s32 nps_enet_set_mac_address ( struct net_device * ndev , void * p )
{
struct sockaddr * addr = p ;
s32 res ;
if ( netif_running ( ndev ) )
return - EBUSY ;
res = eth_mac_addr ( ndev , p ) ;
if ( ! res ) {
ether_addr_copy ( ndev - > dev_addr , addr - > sa_data ) ;
nps_enet_set_hw_mac_address ( ndev ) ;
}
return res ;
}
/**
* nps_enet_set_rx_mode - Change the receive filtering mode .
* @ ndev : Pointer to the network device .
*
* This function enables / disables promiscuous mode
*/
static void nps_enet_set_rx_mode ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
2016-03-03 17:07:46 +03:00
u32 ge_mac_cfg_2_value = priv - > ge_mac_cfg_2_value ;
2015-06-23 11:43:53 +03:00
if ( ndev - > flags & IFF_PROMISC ) {
2016-03-03 17:07:46 +03:00
ge_mac_cfg_2_value = ( ge_mac_cfg_2_value & ~ CFG_2_DISK_DA_MASK )
| NPS_ENET_DISABLE < < CFG_2_DISK_DA_SHIFT ;
ge_mac_cfg_2_value = ( ge_mac_cfg_2_value & ~ CFG_2_DISK_MC_MASK )
| NPS_ENET_DISABLE < < CFG_2_DISK_MC_SHIFT ;
2015-06-23 11:43:53 +03:00
} else {
2016-03-03 17:07:46 +03:00
ge_mac_cfg_2_value = ( ge_mac_cfg_2_value & ~ CFG_2_DISK_DA_MASK )
| NPS_ENET_ENABLE < < CFG_2_DISK_DA_SHIFT ;
ge_mac_cfg_2_value = ( ge_mac_cfg_2_value & ~ CFG_2_DISK_MC_MASK )
| NPS_ENET_ENABLE < < CFG_2_DISK_MC_SHIFT ;
2015-06-23 11:43:53 +03:00
}
2016-03-03 17:07:46 +03:00
nps_enet_reg_set ( priv , NPS_ENET_REG_GE_MAC_CFG_2 , ge_mac_cfg_2_value ) ;
2015-06-23 11:43:53 +03:00
}
/**
* nps_enet_open - Open the network device .
* @ ndev : Pointer to the network device .
*
* returns : 0 , on success or non - zero error value on failure .
*
* This function sets the MAC address , requests and enables an IRQ
* for the ENET device and starts the Tx queue .
*/
static s32 nps_enet_open ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
s32 err ;
/* Reset private variables */
2016-05-09 20:13:19 +03:00
priv - > tx_skb = NULL ;
2016-03-03 17:07:46 +03:00
priv - > ge_mac_cfg_2_value = 0 ;
priv - > ge_mac_cfg_3_value = 0 ;
2015-06-23 11:43:53 +03:00
/* ge_mac_cfg_3 default values */
2016-03-03 17:07:46 +03:00
priv - > ge_mac_cfg_3_value | =
NPS_ENET_GE_MAC_CFG_3_RX_IFG_TH < < CFG_3_RX_IFG_TH_SHIFT ;
priv - > ge_mac_cfg_3_value | =
NPS_ENET_GE_MAC_CFG_3_MAX_LEN < < CFG_3_MAX_LEN_SHIFT ;
2015-06-23 11:43:53 +03:00
/* Disable HW device */
nps_enet_hw_disable_control ( ndev ) ;
/* irq Rx allocation */
err = request_irq ( priv - > irq , nps_enet_irq_handler ,
0 , " enet-rx-tx " , ndev ) ;
if ( err )
return err ;
napi_enable ( & priv - > napi ) ;
/* Enable HW device */
nps_enet_hw_reset ( ndev ) ;
nps_enet_hw_enable_control ( ndev ) ;
netif_start_queue ( ndev ) ;
return 0 ;
}
/**
* nps_enet_stop - Close the network device .
* @ ndev : Pointer to the network device .
*
* This function stops the Tx queue , disables interrupts for the ENET device .
*/
static s32 nps_enet_stop ( struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
napi_disable ( & priv - > napi ) ;
netif_stop_queue ( ndev ) ;
nps_enet_hw_disable_control ( ndev ) ;
free_irq ( priv - > irq , ndev ) ;
return 0 ;
}
/**
* nps_enet_start_xmit - Starts the data transmission .
* @ skb : sk_buff pointer that contains data to be Transmitted .
* @ ndev : Pointer to net_device structure .
*
* returns : NETDEV_TX_OK , on success
* NETDEV_TX_BUSY , if any of the descriptors are not free .
*
* This function is invoked from upper layers to initiate transmission .
*/
static netdev_tx_t nps_enet_start_xmit ( struct sk_buff * skb ,
struct net_device * ndev )
{
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
/* This driver handles one frame at a time */
netif_stop_queue ( ndev ) ;
priv - > tx_skb = skb ;
2016-05-09 20:13:19 +03:00
/* make sure tx_skb is actually written to the memory
* before the HW is informed and the IRQ is fired .
*/
wmb ( ) ;
2015-08-20 08:00:02 +03:00
nps_enet_send_frame ( ndev , skb ) ;
2015-06-23 11:43:53 +03:00
return NETDEV_TX_OK ;
}
# ifdef CONFIG_NET_POLL_CONTROLLER
static void nps_enet_poll_controller ( struct net_device * ndev )
{
disable_irq ( ndev - > irq ) ;
nps_enet_irq_handler ( ndev - > irq , ndev ) ;
enable_irq ( ndev - > irq ) ;
}
# endif
static const struct net_device_ops nps_netdev_ops = {
. ndo_open = nps_enet_open ,
. ndo_stop = nps_enet_stop ,
. ndo_start_xmit = nps_enet_start_xmit ,
. ndo_set_mac_address = nps_enet_set_mac_address ,
. ndo_set_rx_mode = nps_enet_set_rx_mode ,
# ifdef CONFIG_NET_POLL_CONTROLLER
. ndo_poll_controller = nps_enet_poll_controller ,
# endif
} ;
static s32 nps_enet_probe ( struct platform_device * pdev )
{
struct device * dev = & pdev - > dev ;
struct net_device * ndev ;
struct nps_enet_priv * priv ;
s32 err = 0 ;
const char * mac_addr ;
if ( ! dev - > of_node )
return - ENODEV ;
ndev = alloc_etherdev ( sizeof ( struct nps_enet_priv ) ) ;
if ( ! ndev )
return - ENOMEM ;
platform_set_drvdata ( pdev , ndev ) ;
SET_NETDEV_DEV ( ndev , dev ) ;
priv = netdev_priv ( ndev ) ;
/* The EZ NET specific entries in the device structure. */
ndev - > netdev_ops = & nps_netdev_ops ;
ndev - > watchdog_timeo = ( 400 * HZ / 1000 ) ;
/* FIXME :: no multicast support yet */
ndev - > flags & = ~ IFF_MULTICAST ;
2019-08-21 21:05:09 +08:00
priv - > regs_base = devm_platform_ioremap_resource ( pdev , 0 ) ;
2015-06-23 11:43:53 +03:00
if ( IS_ERR ( priv - > regs_base ) ) {
err = PTR_ERR ( priv - > regs_base ) ;
goto out_netdev ;
}
dev_dbg ( dev , " Registers base address is 0x%p \n " , priv - > regs_base ) ;
/* set kernel MAC address to dev */
mac_addr = of_get_mac_address ( dev - > of_node ) ;
2019-05-06 23:27:04 +02:00
if ( ! IS_ERR ( mac_addr ) )
2015-06-23 11:43:53 +03:00
ether_addr_copy ( ndev - > dev_addr , mac_addr ) ;
else
eth_hw_addr_random ( ndev ) ;
/* Get IRQ number */
priv - > irq = platform_get_irq ( pdev , 0 ) ;
if ( ! priv - > irq ) {
dev_err ( dev , " failed to retrieve <irq Rx-Tx> value from device tree \n " ) ;
err = - ENODEV ;
goto out_netdev ;
}
netif_napi_add ( ndev , & priv - > napi , nps_enet_poll ,
NPS_ENET_NAPI_POLL_WEIGHT ) ;
/* Register the driver. Should be the last thing in probe */
err = register_netdev ( ndev ) ;
if ( err ) {
dev_err ( dev , " Failed to register ndev for %s, err = 0x%08x \n " ,
ndev - > name , ( s32 ) err ) ;
goto out_netif_api ;
}
dev_info ( dev , " (rx/tx=%d) \n " , priv - > irq ) ;
return 0 ;
out_netif_api :
netif_napi_del ( & priv - > napi ) ;
out_netdev :
if ( err )
free_netdev ( ndev ) ;
return err ;
}
static s32 nps_enet_remove ( struct platform_device * pdev )
{
struct net_device * ndev = platform_get_drvdata ( pdev ) ;
struct nps_enet_priv * priv = netdev_priv ( ndev ) ;
unregister_netdev ( ndev ) ;
free_netdev ( ndev ) ;
netif_napi_del ( & priv - > napi ) ;
return 0 ;
}
static const struct of_device_id nps_enet_dt_ids [ ] = {
{ . compatible = " ezchip,nps-mgt-enet " } ,
{ /* Sentinel */ }
} ;
2016-10-17 11:05:40 -03:00
MODULE_DEVICE_TABLE ( of , nps_enet_dt_ids ) ;
2015-06-23 11:43:53 +03:00
static struct platform_driver nps_enet_driver = {
. probe = nps_enet_probe ,
. remove = nps_enet_remove ,
. driver = {
. name = DRV_NAME ,
. of_match_table = nps_enet_dt_ids ,
} ,
} ;
module_platform_driver ( nps_enet_driver ) ;
MODULE_AUTHOR ( " EZchip Semiconductor " ) ;
MODULE_LICENSE ( " GPL v2 " ) ;