2014-09-05 12:23:49 +02:00
/*
* Device Tree Source for the Alt board
*
* Copyright (C) 2014 Renesas Electronics Corporation
*
* This file is licensed under the terms of the GNU General Public License
* version 2. This program is licensed "as is" without any warranty of any
* kind, whether express or implied.
*/
/dts-v1/;
#include "r8a7794.dtsi"
2016-08-09 14:19:03 +02:00
#include <dt-bindings/gpio/gpio.h>
2014-09-05 12:23:49 +02:00
/ {
model = "Alt";
compatible = "renesas,alt", "renesas,r8a7794";
aliases {
serial0 = &scif2;
2016-11-06 21:20:30 +01:00
i2c10 = &gpioi2c4;
i2c12 = &i2cexio4;
2014-09-05 12:23:49 +02:00
};
chosen {
2014-11-04 13:23:38 +09:00
bootargs = "ignore_loglevel rw root=/dev/nfs ip=dhcp";
2015-12-08 18:54:06 +01:00
stdout-path = "serial0:115200n8";
2014-09-05 12:23:49 +02:00
};
memory@40000000 {
device_type = "memory";
reg = <0 0x40000000 0 0x40000000>;
};
2016-08-09 14:19:04 +02:00
d3_3v: regulator-d3-3v {
compatible = "regulator-fixed";
regulator-name = "D3.3V";
regulator-min-microvolt = <3300000>;
regulator-max-microvolt = <3300000>;
regulator-boot-on;
regulator-always-on;
};
2016-08-09 14:19:03 +02:00
vcc_sdhi0: regulator-vcc-sdhi0 {
compatible = "regulator-fixed";
regulator-name = "SDHI0 Vcc";
regulator-min-microvolt = <3300000>;
regulator-max-microvolt = <3300000>;
gpio = <&gpio2 26 GPIO_ACTIVE_HIGH>;
enable-active-high;
};
vccq_sdhi0: regulator-vccq-sdhi0 {
compatible = "regulator-gpio";
regulator-name = "SDHI0 VccQ";
regulator-min-microvolt = <1800000>;
regulator-max-microvolt = <3300000>;
gpios = <&gpio2 29 GPIO_ACTIVE_HIGH>;
gpios-states = <1>;
states = <3300000 1
1800000 0>;
};
vcc_sdhi1: regulator-vcc-sdhi1 {
compatible = "regulator-fixed";
regulator-name = "SDHI1 Vcc";
regulator-min-microvolt = <3300000>;
regulator-max-microvolt = <3300000>;
gpio = <&gpio4 26 GPIO_ACTIVE_HIGH>;
enable-active-high;
};
vccq_sdhi1: regulator-vccq-sdhi1 {
compatible = "regulator-gpio";
regulator-name = "SDHI1 VccQ";
regulator-min-microvolt = <1800000>;
regulator-max-microvolt = <3300000>;
gpios = <&gpio4 29 GPIO_ACTIVE_HIGH>;
gpios-states = <1>;
states = <3300000 1
1800000 0>;
};
2014-09-05 12:23:49 +02:00
lbsc {
#address-cells = <1>;
#size-cells = <1>;
};
2015-11-16 17:57:29 +09:00
vga-encoder {
compatible = "adi,adv7123";
ports {
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
adv7123_in: endpoint {
remote-endpoint = <&du_out_rgb1>;
};
};
port@1 {
reg = <1>;
adv7123_out: endpoint {
remote-endpoint = <&vga_in>;
};
};
};
};
vga {
compatible = "vga-connector";
port {
vga_in: endpoint {
remote-endpoint = <&adv7123_out>;
};
};
};
x2_clk: x2-clock {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <74250000>;
};
x13_clk: x13-clock {
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <148500000>;
};
2016-11-06 21:20:30 +01:00
gpioi2c4: i2c-10 {
#address-cells = <1>;
#size-cells = <0>;
compatible = "i2c-gpio";
status = "disabled";
gpios = <&gpio4 9 GPIO_ACTIVE_HIGH /* sda */
&gpio4 8 GPIO_ACTIVE_HIGH /* scl */
>;
i2c-gpio,delay-us = <5>;
};
/*
* I2C4 is routed to EXIO connector B, pins 73 (SCL) + 74 (SDA).
* A fallback to GPIO is provided.
*/
i2cexio4: i2c-14 {
compatible = "i2c-demux-pinctrl";
i2c-parent = <&i2c4>, <&gpioi2c4>;
i2c-bus-name = "i2c-exio4";
#address-cells = <1>;
#size-cells = <0>;
};
2015-11-16 17:57:29 +09:00
};
&du {
2015-11-17 12:27:59 +09:00
pinctrl-0 = <&du_pins>;
pinctrl-names = "default";
2015-11-16 17:57:29 +09:00
status = "okay";
2017-08-18 11:11:38 +02:00
clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
2015-11-16 17:57:29 +09:00
<&x13_clk>, <&x2_clk>;
clock-names = "du.0", "du.1", "dclkin.0", "dclkin.1";
ports {
port@1 {
endpoint {
remote-endpoint = <&adv7123_in>;
};
};
};
2014-09-05 12:23:49 +02:00
};
&extal_clk {
clock-frequency = <20000000>;
};
2015-11-17 11:10:40 -08:00
&pfc {
2016-01-29 11:17:18 +01:00
pinctrl-0 = <&scif_clk_pins>;
pinctrl-names = "default";
2015-11-17 12:27:59 +09:00
du_pins: du {
2016-11-03 20:34:46 +01:00
groups = "du1_rgb666", "du1_sync", "du1_disp", "du1_clk0_out";
function = "du1";
2015-11-17 12:27:59 +09:00
};
2016-06-10 15:01:01 +02:00
scif2_pins: scif2 {
2016-03-18 07:56:21 +09:00
groups = "scif2_data";
function = "scif2";
2015-11-17 11:10:40 -08:00
};
2016-01-29 11:17:18 +01:00
scif_clk_pins: scif_clk {
2016-03-18 07:56:21 +09:00
groups = "scif_clk";
function = "scif_clk";
2016-01-29 11:17:18 +01:00
};
2015-11-17 11:10:40 -08:00
ether_pins: ether {
2016-03-18 07:56:21 +09:00
groups = "eth_link", "eth_mdio", "eth_rmii";
function = "eth";
2015-11-17 11:10:40 -08:00
};
2015-11-24 11:16:05 +09:00
phy1_pins: phy1 {
2016-03-18 07:56:21 +09:00
groups = "intc_irq8";
function = "intc";
2015-11-17 11:10:40 -08:00
};
2015-11-18 13:51:06 +01:00
i2c1_pins: i2c1 {
2016-03-18 07:56:21 +09:00
groups = "i2c1";
function = "i2c1";
2015-11-18 13:51:06 +01:00
};
2015-11-18 13:51:07 +01:00
2016-11-06 21:20:30 +01:00
i2c4_pins: i2c4 {
groups = "i2c4";
function = "i2c4";
};
2015-11-18 13:51:07 +01:00
vin0_pins: vin0 {
2016-03-18 07:56:21 +09:00
groups = "vin0_data8", "vin0_clk";
function = "vin0";
2015-11-18 13:51:07 +01:00
};
2016-08-09 14:19:03 +02:00
2016-08-09 14:19:04 +02:00
mmcif0_pins: mmcif0 {
groups = "mmc_data8", "mmc_ctrl";
function = "mmc";
};
2016-08-09 14:19:03 +02:00
sdhi0_pins: sd0 {
groups = "sdhi0_data4", "sdhi0_ctrl";
function = "sdhi0";
2016-09-13 12:57:04 +02:00
power-source = <3300>;
};
sdhi0_pins_uhs: sd0_uhs {
groups = "sdhi0_data4", "sdhi0_ctrl";
function = "sdhi0";
power-source = <1800>;
2016-08-09 14:19:03 +02:00
};
sdhi1_pins: sd1 {
groups = "sdhi1_data4", "sdhi1_ctrl";
function = "sdhi1";
2016-09-13 12:57:04 +02:00
power-source = <3300>;
};
sdhi1_pins_uhs: sd1_uhs {
groups = "sdhi1_data4", "sdhi1_ctrl";
function = "sdhi1";
power-source = <1800>;
2016-08-09 14:19:03 +02:00
};
2015-11-17 11:10:40 -08:00
};
2014-09-05 12:23:49 +02:00
&cmt0 {
2014-12-09 12:25:04 +01:00
status = "okay";
2014-09-05 12:23:49 +02:00
};
2016-01-04 21:36:59 +11:00
&pfc {
2016-06-10 15:01:02 +02:00
qspi_pins: qspi {
2016-03-18 07:56:21 +09:00
groups = "qspi_ctrl", "qspi_data4";
function = "qspi";
2016-01-04 21:36:59 +11:00
};
};
2015-01-27 10:45:56 +02:00
ðer {
2015-11-24 11:16:05 +09:00
pinctrl-0 = <ðer_pins &phy1_pins>;
pinctrl-names = "default";
2015-01-27 10:45:56 +02:00
phy-handle = <&phy1>;
renesas,ether-link-active-low;
status = "okay";
phy1: ethernet-phy@1 {
reg = <1>;
interrupt-parent = <&irqc0>;
2015-02-26 16:08:33 +02:00
interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
2015-01-27 10:45:56 +02:00
micrel,led-mode = <1>;
};
};
2016-08-09 14:19:04 +02:00
&mmcif0 {
pinctrl-0 = <&mmcif0_pins>;
pinctrl-names = "default";
vmmc-supply = <&d3_3v>;
vqmmc-supply = <&d3_3v>;
bus-width = <8>;
non-removable;
status = "okay";
};
2016-08-09 14:19:03 +02:00
&sdhi0 {
pinctrl-0 = <&sdhi0_pins>;
2016-09-13 12:57:04 +02:00
pinctrl-1 = <&sdhi0_pins_uhs>;
pinctrl-names = "default", "state_uhs";
2016-08-09 14:19:03 +02:00
vmmc-supply = <&vcc_sdhi0>;
vqmmc-supply = <&vccq_sdhi0>;
cd-gpios = <&gpio6 6 GPIO_ACTIVE_LOW>;
wp-gpios = <&gpio6 7 GPIO_ACTIVE_LOW>;
2016-09-13 12:57:04 +02:00
sd-uhs-sdr50;
2016-11-03 16:07:25 +01:00
sd-uhs-sdr104;
2016-08-09 14:19:03 +02:00
status = "okay";
};
&sdhi1 {
pinctrl-0 = <&sdhi1_pins>;
2016-09-13 12:57:04 +02:00
pinctrl-1 = <&sdhi1_pins_uhs>;
pinctrl-names = "default", "state_uhs";
2016-08-09 14:19:03 +02:00
vmmc-supply = <&vcc_sdhi1>;
vqmmc-supply = <&vccq_sdhi1>;
cd-gpios = <&gpio6 14 GPIO_ACTIVE_LOW>;
wp-gpios = <&gpio6 15 GPIO_ACTIVE_LOW>;
2016-09-13 12:57:04 +02:00
sd-uhs-sdr50;
2016-08-09 14:19:03 +02:00
status = "okay";
};
2015-11-18 13:51:06 +01:00
&i2c1 {
pinctrl-0 = <&i2c1_pins>;
pinctrl-names = "default";
status = "okay";
clock-frequency = <400000>;
2015-11-18 13:51:07 +01:00
composite-in@20 {
compatible = "adi,adv7180";
reg = <0x20>;
remote = <&vin0>;
port {
adv7180: endpoint {
bus-width = <8>;
remote-endpoint = <&vin0ep>;
};
};
};
};
2016-11-06 21:20:30 +01:00
&i2c4 {
pinctrl-0 = <&i2c4_pins>;
pinctrl-names = "i2c-exio4";
};
2015-11-18 13:51:07 +01:00
&vin0 {
status = "okay";
pinctrl-0 = <&vin0_pins>;
pinctrl-names = "default";
port {
#address-cells = <1>;
#size-cells = <0>;
vin0ep: endpoint {
remote-endpoint = <&adv7180>;
bus-width = <8>;
};
};
2015-11-18 13:51:06 +01:00
};
2014-09-05 12:23:49 +02:00
&scif2 {
2015-11-24 11:16:04 +09:00
pinctrl-0 = <&scif2_pins>;
pinctrl-names = "default";
2014-12-09 12:25:04 +01:00
status = "okay";
2014-09-05 12:23:49 +02:00
};
2016-01-04 21:36:59 +11:00
2016-01-29 11:17:18 +01:00
&scif_clk {
clock-frequency = <14745600>;
};
2016-01-04 21:36:59 +11:00
&qspi {
pinctrl-0 = <&qspi_pins>;
pinctrl-names = "default";
status = "okay";
flash@0 {
compatible = "spansion,s25fl512s", "jedec,spi-nor";
reg = <0>;
spi-max-frequency = <30000000>;
spi-tx-bus-width = <4>;
spi-rx-bus-width = <4>;
spi-cpol;
spi-cpha;
m25p,fast-read;
partitions {
compatible = "fixed-partitions";
#address-cells = <1>;
#size-cells = <1>;
partition@0 {
label = "loader";
reg = <0x00000000 0x00040000>;
read-only;
};
partition@40000 {
label = "system";
reg = <0x00040000 0x00040000>;
read-only;
};
partition@80000 {
label = "user";
reg = <0x00080000 0x03f80000>;
};
};
};
};