2005-04-17 02:20:36 +04:00
/* linux/arch/arm/mach-s3c2410/mach-bast.c
*
2009-11-14 01:54:14 +03:00
* Copyright 2003 - 2008 Simtec Electronics
2005-04-17 02:20:36 +04:00
* Ben Dooks < ben @ simtec . co . uk >
*
* http : //www.simtec.co.uk/products/EB2410ITX/
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/kernel.h>
# include <linux/types.h>
# include <linux/interrupt.h>
# include <linux/list.h>
# include <linux/timer.h>
# include <linux/init.h>
2009-05-14 01:52:24 +04:00
# include <linux/gpio.h>
2011-04-23 00:03:21 +04:00
# include <linux/syscore_ops.h>
2006-12-18 01:22:26 +03:00
# include <linux/serial_core.h>
2005-10-29 22:07:23 +04:00
# include <linux/platform_device.h>
2005-06-24 00:56:47 +04:00
# include <linux/dm9000.h>
2008-07-03 14:24:37 +04:00
# include <linux/ata_platform.h>
2008-07-03 14:24:41 +04:00
# include <linux/i2c.h>
2008-09-06 15:10:45 +04:00
# include <linux/io.h>
2013-01-02 07:56:20 +04:00
# include <linux/serial_8250.h>
# include <linux/mtd/mtd.h>
# include <linux/mtd/nand.h>
# include <linux/mtd/nand_ecc.h>
# include <linux/mtd/partitions.h>
# include <linux/platform_data/asoc-s3c24xx_simtec.h>
# include <linux/platform_data/hwmon-s3c.h>
# include <linux/platform_data/i2c-s3c2410.h>
# include <linux/platform_data/mtd-nand-s3c2410.h>
2005-04-17 02:20:36 +04:00
2007-07-12 13:44:53 +04:00
# include <net/ax88796.h>
2013-01-02 07:56:20 +04:00
# include <asm/irq.h>
2005-04-17 02:20:36 +04:00
# include <asm/mach/arch.h>
# include <asm/mach/map.h>
# include <asm/mach/irq.h>
# include <asm/mach-types.h>
2013-01-02 07:56:20 +04:00
# include <mach/fb.h>
# include <mach/hardware.h>
2008-08-05 19:14:15 +04:00
# include <mach/regs-gpio.h>
# include <mach/regs-lcd.h>
2005-07-18 13:24:32 +04:00
2008-10-08 02:09:51 +04:00
# include <plat/clock.h>
2008-10-08 01:26:09 +04:00
# include <plat/cpu.h>
2009-07-31 02:23:39 +04:00
# include <plat/cpu-freq.h>
2013-01-02 07:56:20 +04:00
# include <plat/devs.h>
2010-05-04 09:38:49 +04:00
# include <plat/gpio-cfg.h>
2013-01-02 07:56:20 +04:00
# include <plat/regs-serial.h>
2013-01-10 06:47:04 +04:00
# include <plat/samsung-time.h>
2008-07-03 14:24:39 +04:00
2013-01-02 07:56:20 +04:00
# include "bast.h"
2012-01-03 17:02:03 +04:00
# include "common.h"
2013-01-02 07:56:20 +04:00
# include "simtec.h"
2005-04-17 02:20:36 +04:00
2009-11-14 01:54:14 +03:00
# define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
2005-04-17 02:20:36 +04:00
/* macros for virtual address mods for the io space entries */
# define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
# define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
# define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
# define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
/* macros to modify the physical addresses for io space */
2005-11-08 22:15:31 +03:00
# define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
# define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
# define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
# define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
2005-04-17 02:20:36 +04:00
static struct map_desc bast_iodesc [ ] __initdata = {
/* ISA IO areas */
2005-11-08 22:15:31 +03:00
{
. virtual = ( u32 ) S3C24XX_VA_ISA_BYTE ,
. pfn = PA_CS2 ( BAST_PA_ISAIO ) ,
. length = SZ_16M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) S3C24XX_VA_ISA_WORD ,
. pfn = PA_CS3 ( BAST_PA_ISAIO ) ,
. length = SZ_16M ,
. type = MT_DEVICE ,
} ,
2005-04-17 02:20:36 +04:00
/* bast CPLD control registers, and external interrupt controls */
2005-11-08 22:15:31 +03:00
{
. virtual = ( u32 ) BAST_VA_CTRL1 ,
. pfn = __phys_to_pfn ( BAST_PA_CTRL1 ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) BAST_VA_CTRL2 ,
. pfn = __phys_to_pfn ( BAST_PA_CTRL2 ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) BAST_VA_CTRL3 ,
. pfn = __phys_to_pfn ( BAST_PA_CTRL3 ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) BAST_VA_CTRL4 ,
. pfn = __phys_to_pfn ( BAST_PA_CTRL4 ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} ,
2005-04-17 02:20:36 +04:00
/* PC104 IRQ mux */
2005-11-08 22:15:31 +03:00
{
. virtual = ( u32 ) BAST_VA_PC104_IRQREQ ,
. pfn = __phys_to_pfn ( BAST_PA_PC104_IRQREQ ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) BAST_VA_PC104_IRQRAW ,
. pfn = __phys_to_pfn ( BAST_PA_PC104_IRQRAW ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} , {
. virtual = ( u32 ) BAST_VA_PC104_IRQMASK ,
. pfn = __phys_to_pfn ( BAST_PA_PC104_IRQMASK ) ,
. length = SZ_1M ,
. type = MT_DEVICE ,
} ,
2005-04-17 02:20:36 +04:00
/* peripheral space... one for each of fast/slow/byte/16bit */
/* note, ide is only decoded in word space, even though some registers
* are only 8 bit */
/* slow, byte */
{ VA_C2 ( BAST_VA_ISAIO ) , PA_CS2 ( BAST_PA_ISAIO ) , SZ_16M , MT_DEVICE } ,
{ VA_C2 ( BAST_VA_ISAMEM ) , PA_CS2 ( BAST_PA_ISAMEM ) , SZ_16M , MT_DEVICE } ,
{ VA_C2 ( BAST_VA_SUPERIO ) , PA_CS2 ( BAST_PA_SUPERIO ) , SZ_1M , MT_DEVICE } ,
/* slow, word */
{ VA_C3 ( BAST_VA_ISAIO ) , PA_CS3 ( BAST_PA_ISAIO ) , SZ_16M , MT_DEVICE } ,
{ VA_C3 ( BAST_VA_ISAMEM ) , PA_CS3 ( BAST_PA_ISAMEM ) , SZ_16M , MT_DEVICE } ,
{ VA_C3 ( BAST_VA_SUPERIO ) , PA_CS3 ( BAST_PA_SUPERIO ) , SZ_1M , MT_DEVICE } ,
/* fast, byte */
{ VA_C4 ( BAST_VA_ISAIO ) , PA_CS4 ( BAST_PA_ISAIO ) , SZ_16M , MT_DEVICE } ,
{ VA_C4 ( BAST_VA_ISAMEM ) , PA_CS4 ( BAST_PA_ISAMEM ) , SZ_16M , MT_DEVICE } ,
{ VA_C4 ( BAST_VA_SUPERIO ) , PA_CS4 ( BAST_PA_SUPERIO ) , SZ_1M , MT_DEVICE } ,
/* fast, word */
{ VA_C5 ( BAST_VA_ISAIO ) , PA_CS5 ( BAST_PA_ISAIO ) , SZ_16M , MT_DEVICE } ,
{ VA_C5 ( BAST_VA_ISAMEM ) , PA_CS5 ( BAST_PA_ISAMEM ) , SZ_16M , MT_DEVICE } ,
{ VA_C5 ( BAST_VA_SUPERIO ) , PA_CS5 ( BAST_PA_SUPERIO ) , SZ_1M , MT_DEVICE } ,
} ;
# define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
# define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
# define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
2006-06-19 02:04:05 +04:00
static struct s3c2410_uartcfg bast_uartcfgs [ ] __initdata = {
2005-04-17 02:20:36 +04:00
[ 0 ] = {
. hwport = 0 ,
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
} ,
[ 1 ] = {
. hwport = 1 ,
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
} ,
/* port 2 is not actually used */
[ 2 ] = {
. hwport = 2 ,
. flags = 0 ,
. ucon = UCON ,
. ulcon = ULCON ,
. ufcon = UFCON ,
}
} ;
/* NAND Flash on BAST board */
2008-04-16 03:06:14 +04:00
# ifdef CONFIG_PM
2011-04-23 00:03:21 +04:00
static int bast_pm_suspend ( void )
2008-04-16 03:06:14 +04:00
{
/* ensure that an nRESET is not generated on resume. */
2010-05-04 07:49:04 +04:00
gpio_direction_output ( S3C2410_GPA ( 21 ) , 1 ) ;
2008-04-16 03:06:14 +04:00
return 0 ;
}
2011-04-23 00:03:21 +04:00
static void bast_pm_resume ( void )
2008-04-16 03:06:14 +04:00
{
2010-05-04 09:38:49 +04:00
s3c_gpio_cfgpin ( S3C2410_GPA ( 21 ) , S3C2410_GPA21_nRSTOUT ) ;
2008-04-16 03:06:14 +04:00
}
# else
# define bast_pm_suspend NULL
# define bast_pm_resume NULL
# endif
2011-04-23 00:03:21 +04:00
static struct syscore_ops bast_pm_syscore_ops = {
2008-04-16 03:06:14 +04:00
. suspend = bast_pm_suspend ,
. resume = bast_pm_resume ,
} ;
2005-04-17 02:20:36 +04:00
static int smartmedia_map [ ] = { 0 } ;
static int chip0_map [ ] = { 1 } ;
static int chip1_map [ ] = { 2 } ;
static int chip2_map [ ] = { 3 } ;
2009-09-28 14:59:49 +04:00
static struct mtd_partition __initdata bast_default_nand_part [ ] = {
2005-04-17 02:20:36 +04:00
[ 0 ] = {
. name = " Boot Agent " ,
. size = SZ_16K ,
2005-11-16 18:05:12 +03:00
. offset = 0 ,
2005-04-17 02:20:36 +04:00
} ,
[ 1 ] = {
. name = " /boot " ,
. size = SZ_4M - SZ_16K ,
. offset = SZ_16K ,
} ,
[ 2 ] = {
. name = " user " ,
. offset = SZ_4M ,
. size = MTDPART_SIZ_FULL ,
}
} ;
/* the bast has 4 selectable slots for nand-flash, the three
* on - board chip areas , as well as the external SmartMedia
* slot .
*
* Note , there is no current hot - plug support for the SmartMedia
* socket .
*/
2009-09-28 14:59:49 +04:00
static struct s3c2410_nand_set __initdata bast_nand_sets [ ] = {
2005-04-17 02:20:36 +04:00
[ 0 ] = {
. name = " SmartMedia " ,
. nr_chips = 1 ,
. nr_map = smartmedia_map ,
2009-12-23 22:25:02 +03:00
. options = NAND_SCAN_SILENT_NODEV ,
2005-04-17 02:20:36 +04:00
. nr_partitions = ARRAY_SIZE ( bast_default_nand_part ) ,
2005-11-16 18:05:12 +03:00
. partitions = bast_default_nand_part ,
2005-04-17 02:20:36 +04:00
} ,
[ 1 ] = {
. name = " chip0 " ,
. nr_chips = 1 ,
. nr_map = chip0_map ,
. nr_partitions = ARRAY_SIZE ( bast_default_nand_part ) ,
2005-11-16 18:05:12 +03:00
. partitions = bast_default_nand_part ,
2005-04-17 02:20:36 +04:00
} ,
[ 2 ] = {
. name = " chip1 " ,
. nr_chips = 1 ,
. nr_map = chip1_map ,
2009-12-23 22:25:02 +03:00
. options = NAND_SCAN_SILENT_NODEV ,
2005-04-17 02:20:36 +04:00
. nr_partitions = ARRAY_SIZE ( bast_default_nand_part ) ,
2005-11-16 18:05:12 +03:00
. partitions = bast_default_nand_part ,
2005-04-17 02:20:36 +04:00
} ,
[ 3 ] = {
. name = " chip2 " ,
. nr_chips = 1 ,
. nr_map = chip2_map ,
2009-12-23 22:25:02 +03:00
. options = NAND_SCAN_SILENT_NODEV ,
2005-04-17 02:20:36 +04:00
. nr_partitions = ARRAY_SIZE ( bast_default_nand_part ) ,
2005-11-16 18:05:12 +03:00
. partitions = bast_default_nand_part ,
2005-04-17 02:20:36 +04:00
}
} ;
static void bast_nand_select ( struct s3c2410_nand_set * set , int slot )
{
unsigned int tmp ;
slot = set - > nr_map [ slot ] & 3 ;
pr_debug ( " bast_nand: selecting slot %d (set %p,%p) \n " ,
slot , set , set - > nr_map ) ;
tmp = __raw_readb ( BAST_VA_CTRL2 ) ;
tmp & = BAST_CPLD_CTLR2_IDERST ;
tmp | = slot ;
tmp | = BAST_CPLD_CTRL2_WNAND ;
pr_debug ( " bast_nand: ctrl2 now %02x \n " , tmp ) ;
__raw_writeb ( tmp , BAST_VA_CTRL2 ) ;
}
2009-09-28 14:59:49 +04:00
static struct s3c2410_platform_nand __initdata bast_nand_info = {
2005-10-21 02:21:19 +04:00
. tacls = 30 ,
. twrph0 = 60 ,
. twrph1 = 60 ,
2005-04-17 02:20:36 +04:00
. nr_sets = ARRAY_SIZE ( bast_nand_sets ) ,
. sets = bast_nand_sets ,
. select_chip = bast_nand_select ,
} ;
2005-06-24 00:56:47 +04:00
/* DM9000 */
static struct resource bast_dm9k_resource [ ] = {
2012-05-12 11:12:21 +04:00
[ 0 ] = DEFINE_RES_MEM ( S3C2410_CS5 + BAST_PA_DM9000 , 4 ) ,
[ 1 ] = DEFINE_RES_MEM ( S3C2410_CS5 + BAST_PA_DM9000 + 0x40 , 0x40 ) ,
2013-01-02 07:56:20 +04:00
[ 2 ] = DEFINE_RES_NAMED ( BAST_IRQ_DM9000 , 1 , NULL , IORESOURCE_IRQ \
2012-05-12 11:12:21 +04:00
| IORESOURCE_IRQ_HIGHLEVEL ) ,
2005-06-24 00:56:47 +04:00
} ;
/* for the moment we limit ourselves to 16bit IO until some
* better IO routines can be written and tested
*/
2005-10-12 22:58:07 +04:00
static struct dm9000_plat_data bast_dm9k_platdata = {
2005-11-16 18:05:12 +03:00
. flags = DM9000_PLATF_16BITONLY ,
2005-06-24 00:56:47 +04:00
} ;
static struct platform_device bast_device_dm9k = {
. name = " dm9000 " ,
. id = 0 ,
. num_resources = ARRAY_SIZE ( bast_dm9k_resource ) ,
. resource = bast_dm9k_resource ,
. dev = {
. platform_data = & bast_dm9k_platdata ,
}
} ;
2005-07-18 13:24:32 +04:00
/* serial devices */
# define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
# define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
# define SERIAL_CLK (1843200)
static struct plat_serial8250_port bast_sio_data [ ] = {
[ 0 ] = {
. mapbase = SERIAL_BASE + 0x2f8 ,
2013-01-02 07:56:20 +04:00
. irq = BAST_IRQ_PCSERIAL1 ,
2005-07-18 13:24:32 +04:00
. flags = SERIAL_FLAGS ,
. iotype = UPIO_MEM ,
. regshift = 0 ,
. uartclk = SERIAL_CLK ,
} ,
[ 1 ] = {
. mapbase = SERIAL_BASE + 0x3f8 ,
2013-01-02 07:56:20 +04:00
. irq = BAST_IRQ_PCSERIAL2 ,
2005-07-18 13:24:32 +04:00
. flags = SERIAL_FLAGS ,
. iotype = UPIO_MEM ,
. regshift = 0 ,
. uartclk = SERIAL_CLK ,
} ,
{ }
} ;
static struct platform_device bast_sio = {
. name = " serial8250 " ,
2005-09-08 19:04:41 +04:00
. id = PLAT8250_DEV_PLATFORM ,
2005-07-18 13:24:32 +04:00
. dev = {
. platform_data = & bast_sio_data ,
} ,
} ;
2005-04-17 02:20:36 +04:00
2005-08-03 22:49:16 +04:00
/* we have devices on the bus which cannot work much over the
* standard 100 KHz i2c bus frequency
*/
2008-10-31 19:14:40 +03:00
static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
2005-08-03 22:49:16 +04:00
. flags = 0 ,
. slave_addr = 0x10 ,
2009-03-13 16:53:46 +03:00
. frequency = 100 * 1000 ,
2005-08-03 22:49:16 +04:00
} ;
2007-07-12 13:44:53 +04:00
/* Asix AX88796 10/100 ethernet controller */
static struct ax_plat_data bast_asix_platdata = {
. flags = AXFLG_MAC_FROMDEV ,
. wordlength = 2 ,
. dcr_val = 0x48 ,
. rcr_val = 0x40 ,
} ;
static struct resource bast_asix_resource [ ] = {
2012-05-12 11:12:21 +04:00
[ 0 ] = DEFINE_RES_MEM ( S3C2410_CS5 + BAST_PA_ASIXNET , 0x18 * 0x20 ) ,
[ 1 ] = DEFINE_RES_MEM ( S3C2410_CS5 + BAST_PA_ASIXNET + ( 0x1f * 0x20 ) , 1 ) ,
2013-01-02 07:56:20 +04:00
[ 2 ] = DEFINE_RES_IRQ ( BAST_IRQ_ASIX ) ,
2007-07-12 13:44:53 +04:00
} ;
static struct platform_device bast_device_asix = {
. name = " ax88796 " ,
. id = 0 ,
. num_resources = ARRAY_SIZE ( bast_asix_resource ) ,
. resource = bast_asix_resource ,
. dev = {
. platform_data = & bast_asix_platdata
}
} ;
/* Asix AX88796 10/100 ethernet controller parallel port */
static struct resource bast_asixpp_resource [ ] = {
2012-05-12 11:12:21 +04:00
[ 0 ] = DEFINE_RES_MEM ( S3C2410_CS5 + BAST_PA_ASIXNET + ( 0x18 * 0x20 ) , \
0x30 * 0x20 ) ,
2007-07-12 13:44:53 +04:00
} ;
static struct platform_device bast_device_axpp = {
. name = " ax88796-pp " ,
. id = 0 ,
. num_resources = ARRAY_SIZE ( bast_asixpp_resource ) ,
. resource = bast_asixpp_resource ,
} ;
/* LCD/VGA controller */
2005-10-28 18:31:46 +04:00
2007-10-16 12:28:56 +04:00
static struct s3c2410fb_display __initdata bast_lcd_info [ ] = {
{
2007-10-16 12:28:57 +04:00
. type = S3C2410_LCDCON1_TFT ,
2007-10-16 12:28:56 +04:00
. width = 640 ,
. height = 480 ,
2007-10-16 12:28:59 +04:00
2007-10-16 12:29:06 +04:00
. pixclock = 33333 ,
2007-10-16 12:28:56 +04:00
. xres = 640 ,
. yres = 480 ,
. bpp = 4 ,
2007-10-16 12:28:57 +04:00
. left_margin = 40 ,
. right_margin = 20 ,
2007-10-16 12:29:00 +04:00
. hsync_len = 88 ,
2007-10-16 12:28:59 +04:00
. upper_margin = 30 ,
. lower_margin = 32 ,
2007-10-16 12:29:00 +04:00
. vsync_len = 3 ,
2007-10-16 12:28:56 +04:00
2007-10-16 12:28:58 +04:00
. lcdcon5 = 0x00014b02 ,
2005-10-28 18:31:46 +04:00
} ,
2007-10-16 12:28:56 +04:00
{
2007-10-16 12:28:57 +04:00
. type = S3C2410_LCDCON1_TFT ,
2007-10-16 12:28:56 +04:00
. width = 640 ,
. height = 480 ,
2007-10-16 12:29:06 +04:00
. pixclock = 33333 ,
2007-10-16 12:28:56 +04:00
. xres = 640 ,
. yres = 480 ,
. bpp = 8 ,
2007-10-16 12:28:57 +04:00
. left_margin = 40 ,
. right_margin = 20 ,
2007-10-16 12:29:00 +04:00
. hsync_len = 88 ,
2007-10-16 12:28:59 +04:00
. upper_margin = 30 ,
. lower_margin = 32 ,
2007-10-16 12:29:00 +04:00
. vsync_len = 3 ,
2007-10-16 12:28:56 +04:00
2007-10-16 12:28:58 +04:00
. lcdcon5 = 0x00014b02 ,
2007-10-16 12:28:56 +04:00
} ,
{
2007-10-16 12:28:57 +04:00
. type = S3C2410_LCDCON1_TFT ,
2007-10-16 12:28:56 +04:00
. width = 640 ,
. height = 480 ,
2007-10-16 12:29:06 +04:00
. pixclock = 33333 ,
2007-10-16 12:28:56 +04:00
. xres = 640 ,
. yres = 480 ,
. bpp = 16 ,
2007-10-16 12:28:57 +04:00
. left_margin = 40 ,
. right_margin = 20 ,
2007-10-16 12:29:00 +04:00
. hsync_len = 88 ,
2007-10-16 12:28:59 +04:00
. upper_margin = 30 ,
. lower_margin = 32 ,
2007-10-16 12:29:00 +04:00
. vsync_len = 3 ,
2007-10-16 12:28:56 +04:00
2007-10-16 12:28:58 +04:00
. lcdcon5 = 0x00014b02 ,
2007-10-16 12:28:56 +04:00
} ,
} ;
2005-10-28 18:31:46 +04:00
2007-10-16 12:28:56 +04:00
/* LCD/VGA controller */
static struct s3c2410fb_mach_info __initdata bast_fb_info = {
. displays = bast_lcd_info ,
. num_displays = ARRAY_SIZE ( bast_lcd_info ) ,
2007-12-23 05:09:38 +03:00
. default_display = 1 ,
2005-10-28 18:31:46 +04:00
} ;
2008-07-03 14:24:41 +04:00
/* I2C devices fitted. */
static struct i2c_board_info bast_i2c_devs [ ] __initdata = {
{
I2C_BOARD_INFO ( " tlv320aic23 " , 0x1a ) ,
} , {
I2C_BOARD_INFO ( " simtec-pmu " , 0x6b ) ,
} , {
I2C_BOARD_INFO ( " ch7013 " , 0x75 ) ,
} ,
} ;
2008-07-03 14:24:37 +04:00
2009-07-18 13:12:26 +04:00
static struct s3c_hwmon_pdata bast_hwmon_info = {
/* LCD contrast (0-6.6V) */
. in [ 0 ] = & ( struct s3c_hwmon_chcfg ) {
. name = " lcd-contrast " ,
. mult = 3300 ,
. div = 512 ,
} ,
/* LED current feedback */
. in [ 1 ] = & ( struct s3c_hwmon_chcfg ) {
. name = " led-feedback " ,
. mult = 3300 ,
. div = 1024 ,
} ,
/* LCD feedback (0-6.6V) */
. in [ 2 ] = & ( struct s3c_hwmon_chcfg ) {
. name = " lcd-feedback " ,
. mult = 3300 ,
. div = 512 ,
} ,
/* Vcore (1.8-2.0V), Vref 3.3V */
. in [ 3 ] = & ( struct s3c_hwmon_chcfg ) {
. name = " vcore " ,
. mult = 3300 ,
. div = 1024 ,
} ,
} ;
2005-04-17 02:20:36 +04:00
/* Standard BAST devices */
2009-07-18 13:12:26 +04:00
// cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
2005-04-17 02:20:36 +04:00
static struct platform_device * bast_devices [ ] __initdata = {
2009-11-23 03:13:39 +03:00
& s3c_device_ohci ,
2005-04-17 02:20:36 +04:00
& s3c_device_lcd ,
& s3c_device_wdt ,
2008-10-31 19:14:40 +03:00
& s3c_device_i2c0 ,
2005-04-17 02:20:36 +04:00
& s3c_device_rtc ,
& s3c_device_nand ,
2009-07-18 13:12:26 +04:00
& s3c_device_adc ,
& s3c_device_hwmon ,
2005-06-24 00:56:47 +04:00
& bast_device_dm9k ,
2007-07-12 13:44:53 +04:00
& bast_device_asix ,
& bast_device_axpp ,
2005-07-18 13:24:32 +04:00
& bast_sio ,
2005-04-17 02:20:36 +04:00
} ;
2008-07-15 20:17:48 +04:00
static struct clk * bast_clocks [ ] __initdata = {
2005-04-17 02:20:36 +04:00
& s3c24xx_dclk0 ,
& s3c24xx_dclk1 ,
& s3c24xx_clkout0 ,
& s3c24xx_clkout1 ,
& s3c24xx_uclk ,
} ;
2009-07-31 02:23:39 +04:00
static struct s3c_cpufreq_board __initdata bast_cpufreq = {
. refresh = 7800 , /* 7.8usec */
. auto_io = 1 ,
. need_io = 1 ,
} ;
2009-11-14 01:34:20 +03:00
static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
. have_mic = 1 ,
. have_lout = 1 ,
} ;
2005-09-20 20:24:33 +04:00
static void __init bast_map_io ( void )
2005-04-17 02:20:36 +04:00
{
/* initialise the clocks */
2008-04-16 03:12:39 +04:00
s3c24xx_dclk0 . parent = & clk_upll ;
2005-04-17 02:20:36 +04:00
s3c24xx_dclk0 . rate = 12 * 1000 * 1000 ;
2008-04-16 03:12:39 +04:00
s3c24xx_dclk1 . parent = & clk_upll ;
2005-04-17 02:20:36 +04:00
s3c24xx_dclk1 . rate = 24 * 1000 * 1000 ;
s3c24xx_clkout0 . parent = & s3c24xx_dclk0 ;
s3c24xx_clkout1 . parent = & s3c24xx_dclk1 ;
s3c24xx_uclk . parent = & s3c24xx_clkout1 ;
2007-04-20 14:15:27 +04:00
s3c24xx_register_clocks ( bast_clocks , ARRAY_SIZE ( bast_clocks ) ) ;
2010-05-04 15:12:32 +04:00
s3c_hwmon_set_platdata ( & bast_hwmon_info ) ;
2008-10-31 19:14:40 +03:00
2005-04-17 02:20:36 +04:00
s3c24xx_init_io ( bast_iodesc , ARRAY_SIZE ( bast_iodesc ) ) ;
s3c24xx_init_clocks ( 0 ) ;
s3c24xx_init_uarts ( bast_uartcfgs , ARRAY_SIZE ( bast_uartcfgs ) ) ;
2013-01-10 06:47:04 +04:00
samsung_set_timer_source ( SAMSUNG_PWM3 , SAMSUNG_PWM4 ) ;
2005-04-17 02:20:36 +04:00
}
2005-10-28 18:31:46 +04:00
static void __init bast_init ( void )
{
2011-04-23 00:03:21 +04:00
register_syscore_ops ( & bast_pm_syscore_ops ) ;
2008-04-16 03:06:14 +04:00
2009-05-15 17:57:09 +04:00
s3c_i2c0_set_platdata ( & bast_i2c_info ) ;
2009-09-28 14:59:49 +04:00
s3c_nand_set_platdata ( & bast_nand_info ) ;
2007-10-16 12:28:56 +04:00
s3c24xx_fb_set_platdata ( & bast_fb_info ) ;
2007-04-20 14:19:16 +04:00
platform_add_devices ( bast_devices , ARRAY_SIZE ( bast_devices ) ) ;
2008-07-03 14:24:39 +04:00
2008-07-03 14:24:41 +04:00
i2c_register_board_info ( 0 , bast_i2c_devs ,
ARRAY_SIZE ( bast_i2c_devs ) ) ;
2009-05-18 23:15:01 +04:00
usb_simtec_init ( ) ;
2008-07-03 14:24:39 +04:00
nor_simtec_init ( ) ;
2009-11-14 01:34:20 +03:00
simtec_audio_add ( NULL , true , & bast_audio ) ;
2009-07-31 02:23:39 +04:00
2010-05-04 07:49:04 +04:00
WARN_ON ( gpio_request ( S3C2410_GPA ( 21 ) , " bast nreset " ) ) ;
2009-07-31 02:23:39 +04:00
s3c_cpufreq_setboard ( & bast_cpufreq ) ;
2005-10-28 18:31:46 +04:00
}
2005-04-17 02:20:36 +04:00
MACHINE_START ( BAST , " Simtec-BAST " )
2005-07-03 20:38:58 +04:00
/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
2011-07-06 06:38:17 +04:00
. atag_offset = 0x100 ,
2005-06-29 14:09:15 +04:00
. map_io = bast_map_io ,
2013-03-07 07:38:19 +04:00
. init_irq = s3c2410_init_irq ,
2005-10-28 18:31:46 +04:00
. init_machine = bast_init ,
2013-01-10 06:47:04 +04:00
. init_time = samsung_timer_init ,
2012-01-03 17:02:03 +04:00
. restart = s3c2410_restart ,
2005-04-17 02:20:36 +04:00
MACHINE_END