2021-06-09 16:32:28 +01:00
// SPDX-License-Identifier: GPL-2.0
/*
* RZ / G2L CPG driver
*
* Copyright ( C ) 2021 Renesas Electronics Corp .
*/
# include <linux/clk-provider.h>
# include <linux/device.h>
# include <linux/init.h>
# include <linux/kernel.h>
# include <dt-bindings/clock/r9a07g044-cpg.h>
2021-07-14 15:26:01 +02:00
# include "rzg2l-cpg.h"
2021-06-09 16:32:28 +01:00
enum clk_ids {
/* Core Clock Outputs exported to DT */
2021-07-19 15:38:10 +01:00
LAST_DT_CORE_CLK = R9A07G044_CLK_P0_DIV2 ,
2021-06-09 16:32:28 +01:00
/* External Input Clocks */
CLK_EXTAL ,
/* Internal Core Clocks */
CLK_OSC_DIV1000 ,
CLK_PLL1 ,
CLK_PLL2 ,
CLK_PLL2_DIV2 ,
CLK_PLL2_DIV16 ,
CLK_PLL2_DIV20 ,
CLK_PLL3 ,
2021-09-28 14:01:32 +01:00
CLK_PLL3_400 ,
CLK_PLL3_533 ,
2021-06-09 16:32:28 +01:00
CLK_PLL3_DIV2 ,
2021-06-26 09:13:37 +01:00
CLK_PLL3_DIV2_4 ,
2021-06-26 09:13:38 +01:00
CLK_PLL3_DIV2_4_2 ,
2021-06-09 16:32:28 +01:00
CLK_PLL3_DIV4 ,
2021-09-28 14:01:32 +01:00
CLK_SEL_PLL3_3 ,
CLK_DIV_PLL3_C ,
2021-06-09 16:32:28 +01:00
CLK_PLL4 ,
CLK_PLL5 ,
2021-09-22 16:51:43 +01:00
CLK_PLL5_FOUT3 ,
CLK_PLL5_250 ,
2021-06-09 16:32:28 +01:00
CLK_PLL6 ,
2021-09-22 16:51:43 +01:00
CLK_PLL6_250 ,
2021-06-26 09:13:43 +01:00
CLK_P1_DIV2 ,
2021-10-07 12:14:34 +01:00
CLK_PLL2_800 ,
CLK_PLL2_SDHI_533 ,
CLK_PLL2_SDHI_400 ,
CLK_PLL2_SDHI_266 ,
CLK_SD0_DIV4 ,
CLK_SD1_DIV4 ,
2021-06-09 16:32:28 +01:00
/* Module Clocks */
MOD_CLK_BASE ,
} ;
/* Divider tables */
2021-06-26 09:13:36 +01:00
static const struct clk_div_table dtable_1_32 [ ] = {
2021-06-09 16:32:28 +01:00
{ 0 , 1 } ,
{ 1 , 2 } ,
{ 2 , 4 } ,
{ 3 , 8 } ,
{ 4 , 32 } ,
2021-06-26 09:13:36 +01:00
{ 0 , 0 } ,
2021-06-09 16:32:28 +01:00
} ;
2021-09-22 16:51:43 +01:00
/* Mux clock tables */
2021-09-28 14:01:32 +01:00
static const char * const sel_pll3_3 [ ] = { " .pll3_533 " , " .pll3_400 " } ;
2021-09-22 16:51:43 +01:00
static const char * const sel_pll6_2 [ ] = { " .pll6_250 " , " .pll5_250 " } ;
2021-10-07 12:14:34 +01:00
static const char * const sel_shdi [ ] = { " .clk_533 " , " .clk_400 " , " .clk_266 " } ;
2021-09-22 16:51:43 +01:00
2021-06-09 16:32:28 +01:00
static const struct cpg_core_clk r9a07g044_core_clks [ ] __initconst = {
/* External Clock Inputs */
DEF_INPUT ( " extal " , CLK_EXTAL ) ,
/* Internal Core Clocks */
DEF_FIXED ( " .osc " , R9A07G044_OSCCLK , CLK_EXTAL , 1 , 1 ) ,
DEF_FIXED ( " .osc_div1000 " , CLK_OSC_DIV1000 , CLK_EXTAL , 1 , 1000 ) ,
DEF_SAMPLL ( " .pll1 " , CLK_PLL1 , CLK_EXTAL , PLL146_CONF ( 0 ) ) ,
DEF_FIXED ( " .pll2 " , CLK_PLL2 , CLK_EXTAL , 133 , 2 ) ,
DEF_FIXED ( " .pll3 " , CLK_PLL3 , CLK_EXTAL , 133 , 2 ) ,
2021-09-28 14:01:32 +01:00
DEF_FIXED ( " .pll3_400 " , CLK_PLL3_400 , CLK_PLL3 , 1 , 4 ) ,
DEF_FIXED ( " .pll3_533 " , CLK_PLL3_533 , CLK_PLL3 , 1 , 3 ) ,
2021-06-09 16:32:28 +01:00
2021-09-22 16:51:43 +01:00
DEF_FIXED ( " .pll5 " , CLK_PLL5 , CLK_EXTAL , 125 , 1 ) ,
DEF_FIXED ( " .pll5_fout3 " , CLK_PLL5_FOUT3 , CLK_PLL5 , 1 , 6 ) ,
DEF_FIXED ( " .pll6 " , CLK_PLL6 , CLK_EXTAL , 125 , 6 ) ,
2021-06-09 16:32:28 +01:00
DEF_FIXED ( " .pll2_div2 " , CLK_PLL2_DIV2 , CLK_PLL2 , 1 , 2 ) ,
2021-10-07 12:14:34 +01:00
DEF_FIXED ( " .clk_800 " , CLK_PLL2_800 , CLK_PLL2 , 1 , 2 ) ,
DEF_FIXED ( " .clk_533 " , CLK_PLL2_SDHI_533 , CLK_PLL2 , 1 , 3 ) ,
DEF_FIXED ( " .clk_400 " , CLK_PLL2_SDHI_400 , CLK_PLL2_800 , 1 , 2 ) ,
DEF_FIXED ( " .clk_266 " , CLK_PLL2_SDHI_266 , CLK_PLL2_SDHI_533 , 1 , 2 ) ,
2021-06-09 16:32:28 +01:00
DEF_FIXED ( " .pll2_div16 " , CLK_PLL2_DIV16 , CLK_PLL2 , 1 , 16 ) ,
DEF_FIXED ( " .pll2_div20 " , CLK_PLL2_DIV20 , CLK_PLL2 , 1 , 20 ) ,
DEF_FIXED ( " .pll3_div2 " , CLK_PLL3_DIV2 , CLK_PLL3 , 1 , 2 ) ,
2021-06-26 09:13:37 +01:00
DEF_FIXED ( " .pll3_div2_4 " , CLK_PLL3_DIV2_4 , CLK_PLL3_DIV2 , 1 , 4 ) ,
2021-06-26 09:13:38 +01:00
DEF_FIXED ( " .pll3_div2_4_2 " , CLK_PLL3_DIV2_4_2 , CLK_PLL3_DIV2_4 , 1 , 2 ) ,
2021-06-09 16:32:28 +01:00
DEF_FIXED ( " .pll3_div4 " , CLK_PLL3_DIV4 , CLK_PLL3 , 1 , 4 ) ,
2021-09-28 14:01:32 +01:00
DEF_MUX ( " .sel_pll3_3 " , CLK_SEL_PLL3_3 , SEL_PLL3_3 ,
sel_pll3_3 , ARRAY_SIZE ( sel_pll3_3 ) , 0 , CLK_MUX_READ_ONLY ) ,
DEF_DIV ( " divpl3c " , CLK_DIV_PLL3_C , CLK_SEL_PLL3_3 ,
DIVPL3C , dtable_1_32 , CLK_DIVIDER_HIWORD_MASK ) ,
2021-06-09 16:32:28 +01:00
2021-09-22 16:51:43 +01:00
DEF_FIXED ( " .pll5_250 " , CLK_PLL5_250 , CLK_PLL5_FOUT3 , 1 , 2 ) ,
DEF_FIXED ( " .pll6_250 " , CLK_PLL6_250 , CLK_PLL6 , 1 , 2 ) ,
2021-06-09 16:32:28 +01:00
/* Core output clk */
DEF_FIXED ( " I " , R9A07G044_CLK_I , CLK_PLL1 , 1 , 1 ) ,
DEF_DIV ( " P0 " , R9A07G044_CLK_P0 , CLK_PLL2_DIV16 , DIVPL2A ,
2021-06-26 09:13:36 +01:00
dtable_1_32 , CLK_DIVIDER_HIWORD_MASK ) ,
2021-07-19 15:38:10 +01:00
DEF_FIXED ( " P0_DIV2 " , R9A07G044_CLK_P0_DIV2 , R9A07G044_CLK_P0 , 1 , 2 ) ,
2021-06-09 16:32:28 +01:00
DEF_FIXED ( " TSU " , R9A07G044_CLK_TSU , CLK_PLL2_DIV20 , 1 , 1 ) ,
2021-06-26 09:13:37 +01:00
DEF_DIV ( " P1 " , R9A07G044_CLK_P1 , CLK_PLL3_DIV2_4 ,
2021-06-26 09:13:36 +01:00
DIVPL3B , dtable_1_32 , CLK_DIVIDER_HIWORD_MASK ) ,
2021-06-26 09:13:43 +01:00
DEF_FIXED ( " P1_DIV2 " , CLK_P1_DIV2 , R9A07G044_CLK_P1 , 1 , 2 ) ,
2021-06-26 09:13:38 +01:00
DEF_DIV ( " P2 " , R9A07G044_CLK_P2 , CLK_PLL3_DIV2_4_2 ,
DIVPL3A , dtable_1_32 , CLK_DIVIDER_HIWORD_MASK ) ,
2021-09-22 16:51:43 +01:00
DEF_FIXED ( " M0 " , R9A07G044_CLK_M0 , CLK_PLL3_DIV2_4 , 1 , 1 ) ,
DEF_FIXED ( " ZT " , R9A07G044_CLK_ZT , CLK_PLL3_DIV2_4_2 , 1 , 1 ) ,
DEF_MUX ( " HP " , R9A07G044_CLK_HP , SEL_PLL6_2 ,
sel_pll6_2 , ARRAY_SIZE ( sel_pll6_2 ) , 0 , CLK_MUX_HIWORD_MASK ) ,
2021-09-28 14:01:32 +01:00
DEF_FIXED ( " SPI0 " , R9A07G044_CLK_SPI0 , CLK_DIV_PLL3_C , 1 , 2 ) ,
DEF_FIXED ( " SPI1 " , R9A07G044_CLK_SPI1 , CLK_DIV_PLL3_C , 1 , 4 ) ,
2021-10-07 12:14:34 +01:00
DEF_SD_MUX ( " SD0 " , R9A07G044_CLK_SD0 , SEL_SDHI0 ,
sel_shdi , ARRAY_SIZE ( sel_shdi ) ) ,
DEF_SD_MUX ( " SD1 " , R9A07G044_CLK_SD1 , SEL_SDHI1 ,
sel_shdi , ARRAY_SIZE ( sel_shdi ) ) ,
DEF_FIXED ( " SD0_DIV4 " , CLK_SD0_DIV4 , R9A07G044_CLK_SD0 , 1 , 4 ) ,
DEF_FIXED ( " SD1_DIV4 " , CLK_SD1_DIV4 , R9A07G044_CLK_SD1 , 1 , 4 ) ,
2021-06-09 16:32:28 +01:00
} ;
static struct rzg2l_mod_clk r9a07g044_mod_clks [ ] = {
2021-06-26 09:13:39 +01:00
DEF_MOD ( " gic " , R9A07G044_GIC600_GICCLK , R9A07G044_CLK_P1 ,
0x514 , 0 ) ,
DEF_MOD ( " ia55_pclk " , R9A07G044_IA55_PCLK , R9A07G044_CLK_P2 ,
0x518 , 0 ) ,
DEF_MOD ( " ia55_clk " , R9A07G044_IA55_CLK , R9A07G044_CLK_P1 ,
0x518 , 1 ) ,
2021-06-26 09:13:43 +01:00
DEF_MOD ( " dmac_aclk " , R9A07G044_DMAC_ACLK , R9A07G044_CLK_P1 ,
0x52c , 0 ) ,
DEF_MOD ( " dmac_pclk " , R9A07G044_DMAC_PCLK , CLK_P1_DIV2 ,
0x52c , 1 ) ,
2021-09-28 14:01:32 +01:00
DEF_MOD ( " spi_clk2 " , R9A07G044_SPI_CLK2 , R9A07G044_CLK_SPI1 ,
0x550 , 0 ) ,
DEF_MOD ( " spi_clk " , R9A07G044_SPI_CLK , R9A07G044_CLK_SPI0 ,
0x550 , 1 ) ,
2021-10-07 12:14:34 +01:00
DEF_MOD ( " sdhi0_imclk " , R9A07G044_SDHI0_IMCLK , CLK_SD0_DIV4 ,
0x554 , 0 ) ,
DEF_MOD ( " sdhi0_imclk2 " , R9A07G044_SDHI0_IMCLK2 , CLK_SD0_DIV4 ,
0x554 , 1 ) ,
DEF_MOD ( " sdhi0_clk_hs " , R9A07G044_SDHI0_CLK_HS , R9A07G044_CLK_SD0 ,
0x554 , 2 ) ,
DEF_MOD ( " sdhi0_aclk " , R9A07G044_SDHI0_ACLK , R9A07G044_CLK_P1 ,
0x554 , 3 ) ,
DEF_MOD ( " sdhi1_imclk " , R9A07G044_SDHI1_IMCLK , CLK_SD1_DIV4 ,
0x554 , 4 ) ,
DEF_MOD ( " sdhi1_imclk2 " , R9A07G044_SDHI1_IMCLK2 , CLK_SD1_DIV4 ,
0x554 , 5 ) ,
DEF_MOD ( " sdhi1_clk_hs " , R9A07G044_SDHI1_CLK_HS , R9A07G044_CLK_SD1 ,
0x554 , 6 ) ,
DEF_MOD ( " sdhi1_aclk " , R9A07G044_SDHI1_ACLK , R9A07G044_CLK_P1 ,
0x554 , 7 ) ,
2021-07-02 14:50:03 +01:00
DEF_MOD ( " ssi0_pclk " , R9A07G044_SSI0_PCLK2 , R9A07G044_CLK_P0 ,
0x570 , 0 ) ,
DEF_MOD ( " ssi0_sfr " , R9A07G044_SSI0_PCLK_SFR , R9A07G044_CLK_P0 ,
0x570 , 1 ) ,
DEF_MOD ( " ssi1_pclk " , R9A07G044_SSI1_PCLK2 , R9A07G044_CLK_P0 ,
0x570 , 2 ) ,
DEF_MOD ( " ssi1_sfr " , R9A07G044_SSI1_PCLK_SFR , R9A07G044_CLK_P0 ,
0x570 , 3 ) ,
DEF_MOD ( " ssi2_pclk " , R9A07G044_SSI2_PCLK2 , R9A07G044_CLK_P0 ,
0x570 , 4 ) ,
DEF_MOD ( " ssi2_sfr " , R9A07G044_SSI2_PCLK_SFR , R9A07G044_CLK_P0 ,
0x570 , 5 ) ,
DEF_MOD ( " ssi3_pclk " , R9A07G044_SSI3_PCLK2 , R9A07G044_CLK_P0 ,
0x570 , 6 ) ,
DEF_MOD ( " ssi3_sfr " , R9A07G044_SSI3_PCLK_SFR , R9A07G044_CLK_P0 ,
0x570 , 7 ) ,
2021-06-30 08:30:06 +01:00
DEF_MOD ( " usb0_host " , R9A07G044_USB_U2H0_HCLK , R9A07G044_CLK_P1 ,
0x578 , 0 ) ,
DEF_MOD ( " usb1_host " , R9A07G044_USB_U2H1_HCLK , R9A07G044_CLK_P1 ,
0x578 , 1 ) ,
DEF_MOD ( " usb0_func " , R9A07G044_USB_U2P_EXR_CPUCLK , R9A07G044_CLK_P1 ,
0x578 , 2 ) ,
DEF_MOD ( " usb_pclk " , R9A07G044_USB_PCLK , R9A07G044_CLK_P1 ,
0x578 , 3 ) ,
2021-09-22 16:51:45 +01:00
DEF_COUPLED ( " eth0_axi " , R9A07G044_ETH0_CLK_AXI , R9A07G044_CLK_M0 ,
0x57c , 0 ) ,
DEF_COUPLED ( " eth0_chi " , R9A07G044_ETH0_CLK_CHI , R9A07G044_CLK_ZT ,
0x57c , 0 ) ,
DEF_COUPLED ( " eth1_axi " , R9A07G044_ETH1_CLK_AXI , R9A07G044_CLK_M0 ,
0x57c , 1 ) ,
DEF_COUPLED ( " eth1_chi " , R9A07G044_ETH1_CLK_CHI , R9A07G044_CLK_ZT ,
0x57c , 1 ) ,
2021-06-26 09:13:42 +01:00
DEF_MOD ( " i2c0 " , R9A07G044_I2C0_PCLK , R9A07G044_CLK_P0 ,
0x580 , 0 ) ,
DEF_MOD ( " i2c1 " , R9A07G044_I2C1_PCLK , R9A07G044_CLK_P0 ,
0x580 , 1 ) ,
DEF_MOD ( " i2c2 " , R9A07G044_I2C2_PCLK , R9A07G044_CLK_P0 ,
0x580 , 2 ) ,
DEF_MOD ( " i2c3 " , R9A07G044_I2C3_PCLK , R9A07G044_CLK_P0 ,
0x580 , 3 ) ,
2021-06-26 09:13:39 +01:00
DEF_MOD ( " scif0 " , R9A07G044_SCIF0_CLK_PCK , R9A07G044_CLK_P0 ,
0x584 , 0 ) ,
DEF_MOD ( " scif1 " , R9A07G044_SCIF1_CLK_PCK , R9A07G044_CLK_P0 ,
0x584 , 1 ) ,
DEF_MOD ( " scif2 " , R9A07G044_SCIF2_CLK_PCK , R9A07G044_CLK_P0 ,
0x584 , 2 ) ,
DEF_MOD ( " scif3 " , R9A07G044_SCIF3_CLK_PCK , R9A07G044_CLK_P0 ,
0x584 , 3 ) ,
DEF_MOD ( " scif4 " , R9A07G044_SCIF4_CLK_PCK , R9A07G044_CLK_P0 ,
0x584 , 4 ) ,
DEF_MOD ( " sci0 " , R9A07G044_SCI0_CLKP , R9A07G044_CLK_P0 ,
0x588 , 0 ) ,
2021-07-15 19:21:22 +01:00
DEF_MOD ( " canfd " , R9A07G044_CANFD_PCLK , R9A07G044_CLK_P0 ,
0x594 , 0 ) ,
2021-07-12 20:44:20 +01:00
DEF_MOD ( " gpio " , R9A07G044_GPIO_HCLK , R9A07G044_OSCCLK ,
0x598 , 0 ) ,
2021-07-19 09:58:39 +01:00
DEF_MOD ( " adc_adclk " , R9A07G044_ADC_ADCLK , R9A07G044_CLK_TSU ,
0x5a8 , 0 ) ,
DEF_MOD ( " adc_pclk " , R9A07G044_ADC_PCLK , R9A07G044_CLK_P0 ,
0x5a8 , 1 ) ,
2021-06-26 09:13:39 +01:00
} ;
static struct rzg2l_reset r9a07g044_resets [ ] = {
DEF_RST ( R9A07G044_GIC600_GICRESET_N , 0x814 , 0 ) ,
DEF_RST ( R9A07G044_GIC600_DBG_GICRESET_N , 0x814 , 1 ) ,
DEF_RST ( R9A07G044_IA55_RESETN , 0x818 , 0 ) ,
2021-06-26 09:13:43 +01:00
DEF_RST ( R9A07G044_DMAC_ARESETN , 0x82c , 0 ) ,
DEF_RST ( R9A07G044_DMAC_RST_ASYNC , 0x82c , 1 ) ,
2021-09-28 14:01:32 +01:00
DEF_RST ( R9A07G044_SPI_RST , 0x850 , 0 ) ,
2021-10-07 12:14:34 +01:00
DEF_RST ( R9A07G044_SDHI0_IXRST , 0x854 , 0 ) ,
DEF_RST ( R9A07G044_SDHI1_IXRST , 0x854 , 1 ) ,
2021-07-02 14:50:03 +01:00
DEF_RST ( R9A07G044_SSI0_RST_M2_REG , 0x870 , 0 ) ,
DEF_RST ( R9A07G044_SSI1_RST_M2_REG , 0x870 , 1 ) ,
DEF_RST ( R9A07G044_SSI2_RST_M2_REG , 0x870 , 2 ) ,
DEF_RST ( R9A07G044_SSI3_RST_M2_REG , 0x870 , 3 ) ,
2021-06-30 08:30:06 +01:00
DEF_RST ( R9A07G044_USB_U2H0_HRESETN , 0x878 , 0 ) ,
DEF_RST ( R9A07G044_USB_U2H1_HRESETN , 0x878 , 1 ) ,
DEF_RST ( R9A07G044_USB_U2P_EXL_SYSRST , 0x878 , 2 ) ,
DEF_RST ( R9A07G044_USB_PRESETN , 0x878 , 3 ) ,
2021-09-22 16:51:45 +01:00
DEF_RST ( R9A07G044_ETH0_RST_HW_N , 0x87c , 0 ) ,
DEF_RST ( R9A07G044_ETH1_RST_HW_N , 0x87c , 1 ) ,
2021-06-26 09:13:42 +01:00
DEF_RST ( R9A07G044_I2C0_MRST , 0x880 , 0 ) ,
DEF_RST ( R9A07G044_I2C1_MRST , 0x880 , 1 ) ,
DEF_RST ( R9A07G044_I2C2_MRST , 0x880 , 2 ) ,
DEF_RST ( R9A07G044_I2C3_MRST , 0x880 , 3 ) ,
2021-06-26 09:13:39 +01:00
DEF_RST ( R9A07G044_SCIF0_RST_SYSTEM_N , 0x884 , 0 ) ,
DEF_RST ( R9A07G044_SCIF1_RST_SYSTEM_N , 0x884 , 1 ) ,
DEF_RST ( R9A07G044_SCIF2_RST_SYSTEM_N , 0x884 , 2 ) ,
DEF_RST ( R9A07G044_SCIF3_RST_SYSTEM_N , 0x884 , 3 ) ,
DEF_RST ( R9A07G044_SCIF4_RST_SYSTEM_N , 0x884 , 4 ) ,
DEF_RST ( R9A07G044_SCI0_RST , 0x888 , 0 ) ,
2021-07-15 19:21:22 +01:00
DEF_RST ( R9A07G044_CANFD_RSTP_N , 0x894 , 0 ) ,
DEF_RST ( R9A07G044_CANFD_RSTC_N , 0x894 , 1 ) ,
2021-07-12 20:44:20 +01:00
DEF_RST ( R9A07G044_GPIO_RSTN , 0x898 , 0 ) ,
DEF_RST ( R9A07G044_GPIO_PORT_RESETN , 0x898 , 1 ) ,
DEF_RST ( R9A07G044_GPIO_SPARE_RESETN , 0x898 , 2 ) ,
2021-07-19 09:58:39 +01:00
DEF_RST ( R9A07G044_ADC_PRESETN , 0x8a8 , 0 ) ,
DEF_RST ( R9A07G044_ADC_ADRST_N , 0x8a8 , 1 ) ,
2021-06-09 16:32:28 +01:00
} ;
static const unsigned int r9a07g044_crit_mod_clks [ ] __initconst = {
2021-06-26 09:13:39 +01:00
MOD_CLK_BASE + R9A07G044_GIC600_GICCLK ,
2021-09-22 12:24:04 +01:00
MOD_CLK_BASE + R9A07G044_IA55_CLK ,
MOD_CLK_BASE + R9A07G044_DMAC_ACLK ,
2021-06-09 16:32:28 +01:00
} ;
const struct rzg2l_cpg_info r9a07g044_cpg_info = {
/* Core Clocks */
. core_clks = r9a07g044_core_clks ,
. num_core_clks = ARRAY_SIZE ( r9a07g044_core_clks ) ,
. last_dt_core_clk = LAST_DT_CORE_CLK ,
. num_total_core_clks = MOD_CLK_BASE ,
/* Critical Module Clocks */
. crit_mod_clks = r9a07g044_crit_mod_clks ,
. num_crit_mod_clks = ARRAY_SIZE ( r9a07g044_crit_mod_clks ) ,
/* Module Clocks */
. mod_clks = r9a07g044_mod_clks ,
. num_mod_clks = ARRAY_SIZE ( r9a07g044_mod_clks ) ,
2021-06-26 09:13:39 +01:00
. num_hw_mod_clks = R9A07G044_TSU_PCLK + 1 ,
/* Resets */
. resets = r9a07g044_resets ,
. num_resets = ARRAY_SIZE ( r9a07g044_resets ) ,
2021-06-09 16:32:28 +01:00
} ;