2019-01-21 19:05:50 +01:00
// SPDX-License-Identifier: GPL-2.0+
2007-05-11 18:24:51 -05:00
/*
* Driver for ICPlus PHYs
*
* Copyright ( c ) 2007 Freescale Semiconductor , Inc .
*/
# include <linux/kernel.h>
# include <linux/string.h>
# include <linux/errno.h>
# include <linux/unistd.h>
# include <linux/interrupt.h>
# include <linux/init.h>
# include <linux/delay.h>
# include <linux/netdevice.h>
# include <linux/etherdevice.h>
# include <linux/skbuff.h>
# include <linux/spinlock.h>
# include <linux/mm.h>
# include <linux/module.h>
# include <linux/mii.h>
# include <linux/ethtool.h>
# include <linux/phy.h>
2018-11-18 22:23:59 +01:00
# include <linux/property.h>
2007-05-11 18:24:51 -05:00
# include <asm/io.h>
# include <asm/irq.h>
2016-12-24 11:46:01 -08:00
# include <linux/uaccess.h>
2007-05-11 18:24:51 -05:00
2012-02-21 21:26:28 +00:00
MODULE_DESCRIPTION ( " ICPlus IP175C/IP101A/IP101G/IC1001 PHY drivers " ) ;
2007-05-11 18:24:51 -05:00
MODULE_AUTHOR ( " Michael Barkowski " ) ;
MODULE_LICENSE ( " GPL " ) ;
2012-02-21 21:26:28 +00:00
/* IP101A/G - IP1001 */
# define IP10XX_SPEC_CTRL_STATUS 16 /* Spec. Control Register */
2018-11-18 22:23:56 +01:00
# define IP1001_RXPHASE_SEL BIT(0) /* Add delay on RX_CLK */
# define IP1001_TXPHASE_SEL BIT(1) /* Add delay on TX_CLK */
2012-02-21 21:26:28 +00:00
# define IP1001_SPEC_CTRL_STATUS_2 20 /* IP1001 Spec. Control Reg 2 */
# define IP1001_APS_ON 11 /* IP1001 APS Mode bit */
2018-11-18 22:23:56 +01:00
# define IP101A_G_APS_ON BIT(1) /* IP101A/G APS Mode bit */
2012-04-17 21:16:40 +00:00
# define IP101A_G_IRQ_CONF_STATUS 0x11 /* Conf Info IRQ & Status Reg */
2018-11-11 21:49:12 +01:00
# define IP101A_G_IRQ_PIN_USED BIT(15) /* INTR pin used */
2018-11-18 22:23:57 +01:00
# define IP101A_G_IRQ_ALL_MASK BIT(11) /* IRQ's inactive */
2018-11-18 22:23:58 +01:00
# define IP101A_G_IRQ_SPEED_CHANGE BIT(2)
# define IP101A_G_IRQ_DUPLEX_CHANGE BIT(1)
# define IP101A_G_IRQ_LINK_CHANGE BIT(0)
2011-09-06 20:14:50 +00:00
2018-11-18 22:23:59 +01:00
# define IP101G_DIGITAL_IO_SPEC_CTRL 0x1d
# define IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32 BIT(2)
/* The 32-pin IP101GR package can re-configure the mode of the RXER/INTR_32 pin
* ( pin number 21 ) . The hardware default is RXER ( receive error ) mode . But it
* can be configured to interrupt mode manually .
*/
enum ip101gr_sel_intr32 {
IP101GR_SEL_INTR32_KEEP ,
IP101GR_SEL_INTR32_INTR ,
IP101GR_SEL_INTR32_RXER ,
} ;
struct ip101a_g_phy_priv {
enum ip101gr_sel_intr32 sel_intr32 ;
} ;
2007-05-11 18:24:51 -05:00
static int ip175c_config_init ( struct phy_device * phydev )
{
int err , i ;
2013-12-17 21:38:08 -08:00
static int full_reset_performed ;
2007-05-11 18:24:51 -05:00
if ( full_reset_performed = = 0 ) {
/* master reset */
2016-01-06 20:11:16 +01:00
err = mdiobus_write ( phydev - > mdio . bus , 30 , 0 , 0x175c ) ;
2007-05-11 18:24:51 -05:00
if ( err < 0 )
return err ;
/* ensure no bus delays overlap reset period */
2016-01-06 20:11:16 +01:00
err = mdiobus_read ( phydev - > mdio . bus , 30 , 0 ) ;
2007-05-11 18:24:51 -05:00
/* data sheet specifies reset period is 2 msec */
mdelay ( 2 ) ;
/* enable IP175C mode */
2016-01-06 20:11:16 +01:00
err = mdiobus_write ( phydev - > mdio . bus , 29 , 31 , 0x175c ) ;
2007-05-11 18:24:51 -05:00
if ( err < 0 )
return err ;
/* Set MII0 speed and duplex (in PHY mode) */
2016-01-06 20:11:16 +01:00
err = mdiobus_write ( phydev - > mdio . bus , 29 , 22 , 0x420 ) ;
2007-05-11 18:24:51 -05:00
if ( err < 0 )
return err ;
/* reset switch ports */
for ( i = 0 ; i < 5 ; i + + ) {
2016-01-06 20:11:16 +01:00
err = mdiobus_write ( phydev - > mdio . bus , i ,
2011-09-30 12:17:48 +00:00
MII_BMCR , BMCR_RESET ) ;
2007-05-11 18:24:51 -05:00
if ( err < 0 )
return err ;
}
for ( i = 0 ; i < 5 ; i + + )
2016-01-06 20:11:16 +01:00
err = mdiobus_read ( phydev - > mdio . bus , i , MII_BMCR ) ;
2007-05-11 18:24:51 -05:00
mdelay ( 2 ) ;
full_reset_performed = 1 ;
}
2016-01-06 20:11:16 +01:00
if ( phydev - > mdio . addr ! = 4 ) {
2007-05-11 18:24:51 -05:00
phydev - > state = PHY_RUNNING ;
phydev - > speed = SPEED_100 ;
phydev - > duplex = DUPLEX_FULL ;
phydev - > link = 1 ;
netif_carrier_on ( phydev - > attached_dev ) ;
}
return 0 ;
}
2011-09-06 20:14:50 +00:00
static int ip1xx_reset ( struct phy_device * phydev )
2010-12-08 23:05:13 +00:00
{
2012-02-21 21:24:57 +00:00
int bmcr ;
2010-12-08 23:05:13 +00:00
/* Software Reset PHY */
2011-09-06 20:14:50 +00:00
bmcr = phy_read ( phydev , MII_BMCR ) ;
2012-02-21 21:24:57 +00:00
if ( bmcr < 0 )
return bmcr ;
2011-09-06 20:14:50 +00:00
bmcr | = BMCR_RESET ;
2012-02-21 21:24:57 +00:00
bmcr = phy_write ( phydev , MII_BMCR , bmcr ) ;
if ( bmcr < 0 )
return bmcr ;
2010-12-08 23:05:13 +00:00
do {
2011-09-06 20:14:50 +00:00
bmcr = phy_read ( phydev , MII_BMCR ) ;
2012-02-21 21:24:57 +00:00
if ( bmcr < 0 )
return bmcr ;
2011-09-06 20:14:50 +00:00
} while ( bmcr & BMCR_RESET ) ;
2012-02-21 21:24:57 +00:00
return 0 ;
2011-09-06 20:14:50 +00:00
}
static int ip1001_config_init ( struct phy_device * phydev )
{
int c ;
c = ip1xx_reset ( phydev ) ;
if ( c < 0 )
return c ;
/* Enable Auto Power Saving mode */
c = phy_read ( phydev , IP1001_SPEC_CTRL_STATUS_2 ) ;
2012-02-21 21:24:57 +00:00
if ( c < 0 )
return c ;
2011-09-06 20:14:50 +00:00
c | = IP1001_APS_ON ;
2012-02-21 21:24:57 +00:00
c = phy_write ( phydev , IP1001_SPEC_CTRL_STATUS_2 , c ) ;
2011-09-06 20:14:50 +00:00
if ( c < 0 )
return c ;
2010-12-08 23:05:13 +00:00
2015-05-26 12:19:59 -07:00
if ( phy_interface_is_rgmii ( phydev ) ) {
2013-01-23 00:22:36 +00:00
2011-10-10 21:37:56 +00:00
c = phy_read ( phydev , IP10XX_SPEC_CTRL_STATUS ) ;
2012-02-21 21:24:57 +00:00
if ( c < 0 )
return c ;
2013-01-23 00:22:36 +00:00
c & = ~ ( IP1001_RXPHASE_SEL | IP1001_TXPHASE_SEL ) ;
if ( phydev - > interface = = PHY_INTERFACE_MODE_RGMII_ID )
c | = ( IP1001_RXPHASE_SEL | IP1001_TXPHASE_SEL ) ;
else if ( phydev - > interface = = PHY_INTERFACE_MODE_RGMII_RXID )
c | = IP1001_RXPHASE_SEL ;
else if ( phydev - > interface = = PHY_INTERFACE_MODE_RGMII_TXID )
c | = IP1001_TXPHASE_SEL ;
2011-10-10 21:37:56 +00:00
c = phy_write ( phydev , IP10XX_SPEC_CTRL_STATUS , c ) ;
2012-02-21 21:24:57 +00:00
if ( c < 0 )
return c ;
2011-10-10 21:37:56 +00:00
}
2011-09-06 20:14:50 +00:00
2012-02-21 21:24:57 +00:00
return 0 ;
2011-09-06 20:14:50 +00:00
}
2007-05-11 18:24:51 -05:00
static int ip175c_read_status ( struct phy_device * phydev )
{
2016-01-06 20:11:16 +01:00
if ( phydev - > mdio . addr = = 4 ) /* WAN port */
2007-05-11 18:24:51 -05:00
genphy_read_status ( phydev ) ;
else
/* Don't need to read status for switch ports */
phydev - > irq = PHY_IGNORE_INTERRUPT ;
return 0 ;
}
static int ip175c_config_aneg ( struct phy_device * phydev )
{
2016-01-06 20:11:16 +01:00
if ( phydev - > mdio . addr = = 4 ) /* WAN port */
2007-05-11 18:24:51 -05:00
genphy_config_aneg ( phydev ) ;
return 0 ;
}
2018-11-18 22:23:59 +01:00
static int ip101a_g_probe ( struct phy_device * phydev )
{
struct device * dev = & phydev - > mdio . dev ;
struct ip101a_g_phy_priv * priv ;
priv = devm_kzalloc ( dev , sizeof ( * priv ) , GFP_KERNEL ) ;
if ( ! priv )
return - ENOMEM ;
/* Both functions (RX error and interrupt status) are sharing the same
* pin on the 32 - pin IP101GR , so this is an exclusive choice .
*/
if ( device_property_read_bool ( dev , " icplus,select-rx-error " ) & &
device_property_read_bool ( dev , " icplus,select-interrupt " ) ) {
dev_err ( dev ,
" RXER and INTR mode cannot be selected together \n " ) ;
return - EINVAL ;
}
if ( device_property_read_bool ( dev , " icplus,select-rx-error " ) )
priv - > sel_intr32 = IP101GR_SEL_INTR32_RXER ;
else if ( device_property_read_bool ( dev , " icplus,select-interrupt " ) )
priv - > sel_intr32 = IP101GR_SEL_INTR32_INTR ;
else
priv - > sel_intr32 = IP101GR_SEL_INTR32_KEEP ;
phydev - > priv = priv ;
return 0 ;
}
2018-11-18 22:23:55 +01:00
static int ip101a_g_config_init ( struct phy_device * phydev )
{
2018-11-18 22:23:59 +01:00
struct ip101a_g_phy_priv * priv = phydev - > priv ;
int err , c ;
2018-11-18 22:23:55 +01:00
c = ip1xx_reset ( phydev ) ;
if ( c < 0 )
return c ;
2018-11-18 22:23:59 +01:00
/* configure the RXER/INTR_32 pin of the 32-pin IP101GR if needed: */
switch ( priv - > sel_intr32 ) {
case IP101GR_SEL_INTR32_RXER :
err = phy_modify ( phydev , IP101G_DIGITAL_IO_SPEC_CTRL ,
IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32 , 0 ) ;
if ( err < 0 )
return err ;
break ;
case IP101GR_SEL_INTR32_INTR :
err = phy_modify ( phydev , IP101G_DIGITAL_IO_SPEC_CTRL ,
IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32 ,
IP101G_DIGITAL_IO_SPEC_CTRL_SEL_INTR32 ) ;
if ( err < 0 )
return err ;
break ;
default :
/* Don't touch IP101G_DIGITAL_IO_SPEC_CTRL because it's not
* documented on IP101A and it ' s not clear whether this would
* cause problems .
* For the 32 - pin IP101GR we simply keep the SEL_INTR32
* configuration as set by the bootloader when not configured
* to one of the special functions .
*/
break ;
}
2018-11-18 22:23:55 +01:00
/* Enable Auto Power Saving mode */
c = phy_read ( phydev , IP10XX_SPEC_CTRL_STATUS ) ;
c | = IP101A_G_APS_ON ;
return phy_write ( phydev , IP10XX_SPEC_CTRL_STATUS , c ) ;
}
2018-11-11 21:49:12 +01:00
static int ip101a_g_config_intr ( struct phy_device * phydev )
{
u16 val ;
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED )
/* INTR pin used: Speed/link/duplex will cause an interrupt */
val = IP101A_G_IRQ_PIN_USED ;
else
2018-11-18 22:23:57 +01:00
val = IP101A_G_IRQ_ALL_MASK ;
2018-11-11 21:49:12 +01:00
return phy_write ( phydev , IP101A_G_IRQ_CONF_STATUS , val ) ;
}
2018-11-18 22:23:58 +01:00
static int ip101a_g_did_interrupt ( struct phy_device * phydev )
{
int val = phy_read ( phydev , IP101A_G_IRQ_CONF_STATUS ) ;
if ( val < 0 )
return 0 ;
return val & ( IP101A_G_IRQ_SPEED_CHANGE |
IP101A_G_IRQ_DUPLEX_CHANGE |
IP101A_G_IRQ_LINK_CHANGE ) ;
}
2012-04-17 21:16:40 +00:00
static int ip101a_g_ack_interrupt ( struct phy_device * phydev )
{
int err = phy_read ( phydev , IP101A_G_IRQ_CONF_STATUS ) ;
if ( err < 0 )
return err ;
return 0 ;
}
2012-07-04 05:44:34 +00:00
static struct phy_driver icplus_driver [ ] = {
{
2007-05-11 18:24:51 -05:00
. phy_id = 0x02430d80 ,
. name = " ICPlus IP175C " ,
. phy_id_mask = 0x0ffffff0 ,
2019-04-12 20:47:03 +02:00
/* PHY_BASIC_FEATURES */
2007-05-11 18:24:51 -05:00
. config_init = & ip175c_config_init ,
. config_aneg = & ip175c_config_aneg ,
. read_status = & ip175c_read_status ,
2010-07-20 13:24:25 -07:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2012-07-04 05:44:34 +00:00
} , {
2010-12-08 23:05:13 +00:00
. phy_id = 0x02430d90 ,
. name = " ICPlus IP1001 " ,
. phy_id_mask = 0x0ffffff0 ,
2019-04-12 20:47:03 +02:00
/* PHY_GBIT_FEATURES */
2010-12-08 23:05:13 +00:00
. config_init = & ip1001_config_init ,
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2012-07-04 05:44:34 +00:00
} , {
2011-09-06 20:14:50 +00:00
. phy_id = 0x02430c54 ,
2012-02-21 21:26:28 +00:00
. name = " ICPlus IP101A/G " ,
2011-09-06 20:14:50 +00:00
. phy_id_mask = 0x0ffffff0 ,
2019-04-12 20:47:03 +02:00
/* PHY_BASIC_FEATURES */
2018-11-18 22:23:59 +01:00
. probe = ip101a_g_probe ,
2018-11-11 21:49:12 +01:00
. config_intr = ip101a_g_config_intr ,
2018-11-18 22:23:58 +01:00
. did_interrupt = ip101a_g_did_interrupt ,
2012-04-17 21:16:40 +00:00
. ack_interrupt = ip101a_g_ack_interrupt ,
2012-02-21 21:26:28 +00:00
. config_init = & ip101a_g_config_init ,
2011-09-06 20:14:50 +00:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2012-07-04 05:44:34 +00:00
} } ;
2011-09-06 20:14:50 +00:00
2014-11-11 19:45:59 +01:00
module_phy_driver ( icplus_driver ) ;
2010-04-02 01:05:56 +00:00
2010-10-03 23:43:32 +00:00
static struct mdio_device_id __maybe_unused icplus_tbl [ ] = {
2010-04-02 01:05:56 +00:00
{ 0x02430d80 , 0x0ffffff0 } ,
2010-12-08 23:05:13 +00:00
{ 0x02430d90 , 0x0ffffff0 } ,
2012-02-21 21:26:28 +00:00
{ 0x02430c54 , 0x0ffffff0 } ,
2010-04-02 01:05:56 +00:00
{ }
} ;
MODULE_DEVICE_TABLE ( mdio , icplus_tbl ) ;