2015-05-30 16:55:03 +02:00
/*
* Copyright 2014 Chen-Yu Tsai
*
* Chen-Yu Tsai <wens@csie.org>
*
* This file is dual-licensed: you can use it either under the terms
* of the GPL or the X11 license, at your option. Note that this dual
* licensing only applies to this file, and not this project as a
* whole.
*
* a) This file is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License as
* published by the Free Software Foundation; either version 2 of the
* License, or (at your option) any later version.
*
* This file is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* Or, alternatively,
*
* b) Permission is hereby granted, free of charge, to any person
* obtaining a copy of this software and associated documentation
* files (the "Software"), to deal in the Software without
* restriction, including without limitation the rights to use,
* copy, modify, merge, publish, distribute, sublicense, and/or
* sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following
* conditions:
*
* The above copyright notice and this permission notice shall be
* included in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE.
*/
#include "skeleton.dtsi"
#include <dt-bindings/interrupt-controller/arm-gic.h>
2016-08-31 14:58:20 +02:00
#include <dt-bindings/clock/sun8i-a23-a33-ccu.h>
#include <dt-bindings/reset/sun8i-a23-a33-ccu.h>
2015-05-30 16:55:03 +02:00
/ {
interrupt-parent = <&gic>;
chosen {
#address-cells = <1>;
#size-cells = <1>;
ranges;
2015-11-17 00:38:25 +08:00
simplefb_lcd: framebuffer@0 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,simple-framebuffer",
"simple-framebuffer";
allwinner,pipeline = "de_be0-lcd0";
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_LCD>, <&ccu CLK_BUS_DE_BE>,
<&ccu CLK_LCD_CH0>, <&ccu CLK_DE_BE>,
<&ccu CLK_DRAM_DE_BE>, <&ccu CLK_DRC>;
2015-05-30 16:55:03 +02:00
status = "disabled";
};
};
timer {
compatible = "arm,armv7-timer";
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
clock-frequency = <24000000>;
arm,cpu-registers-not-fw-configured;
};
cpus {
enable-method = "allwinner,sun8i-a23";
#address-cells = <1>;
#size-cells = <0>;
2016-12-13 23:22:49 +08:00
cpu0: cpu@0 {
2015-05-30 16:55:03 +02:00
compatible = "arm,cortex-a7";
device_type = "cpu";
reg = <0>;
};
cpu@1 {
compatible = "arm,cortex-a7";
device_type = "cpu";
reg = <1>;
};
};
clocks {
#address-cells = <1>;
#size-cells = <1>;
ranges;
osc24M: osc24M_clk {
#clock-cells = <0>;
compatible = "fixed-clock";
clock-frequency = <24000000>;
2017-01-23 11:41:52 +01:00
clock-accuracy = <50000>;
2015-05-30 16:55:03 +02:00
clock-output-names = "osc24M";
};
2017-01-23 11:41:51 +01:00
ext_osc32k: ext_osc32k_clk {
2015-05-30 16:55:03 +02:00
#clock-cells = <0>;
compatible = "fixed-clock";
clock-frequency = <32768>;
2017-01-23 11:41:52 +01:00
clock-accuracy = <50000>;
2017-01-23 11:41:51 +01:00
clock-output-names = "ext-osc32k";
2015-05-30 16:55:03 +02:00
};
};
2017-10-13 12:54:51 -05:00
soc@1c00000 {
2015-05-30 16:55:03 +02:00
compatible = "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
ranges;
2017-10-13 12:54:51 -05:00
dma: dma-controller@1c02000 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun8i-a23-dma";
reg = <0x01c02000 0x1000>;
interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_DMA>;
resets = <&ccu RST_BUS_DMA>;
2015-05-30 16:55:03 +02:00
#dma-cells = <1>;
};
2017-10-13 12:54:51 -05:00
mmc0: mmc@1c0f000 {
2016-07-30 16:25:48 +02:00
compatible = "allwinner,sun7i-a20-mmc";
2015-05-30 16:55:03 +02:00
reg = <0x01c0f000 0x1000>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_MMC0>,
<&ccu CLK_MMC0>,
<&ccu CLK_MMC0_OUTPUT>,
<&ccu CLK_MMC0_SAMPLE>;
2015-05-30 16:55:03 +02:00
clock-names = "ahb",
"mmc",
"output",
"sample";
2016-08-31 14:58:20 +02:00
resets = <&ccu RST_BUS_MMC0>;
2015-05-30 16:55:03 +02:00
reset-names = "ahb";
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
mmc1: mmc@1c10000 {
2016-07-30 16:25:48 +02:00
compatible = "allwinner,sun7i-a20-mmc";
2015-05-30 16:55:03 +02:00
reg = <0x01c10000 0x1000>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_MMC1>,
<&ccu CLK_MMC1>,
<&ccu CLK_MMC1_OUTPUT>,
<&ccu CLK_MMC1_SAMPLE>;
2015-05-30 16:55:03 +02:00
clock-names = "ahb",
"mmc",
"output",
"sample";
2016-08-31 14:58:20 +02:00
resets = <&ccu RST_BUS_MMC1>;
2015-05-30 16:55:03 +02:00
reset-names = "ahb";
interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
mmc2: mmc@1c11000 {
2016-07-30 16:25:48 +02:00
compatible = "allwinner,sun7i-a20-mmc";
2015-05-30 16:55:03 +02:00
reg = <0x01c11000 0x1000>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_MMC2>,
<&ccu CLK_MMC2>,
<&ccu CLK_MMC2_OUTPUT>,
<&ccu CLK_MMC2_SAMPLE>;
2015-05-30 16:55:03 +02:00
clock-names = "ahb",
"mmc",
"output",
"sample";
2016-08-31 14:58:20 +02:00
resets = <&ccu RST_BUS_MMC2>;
2015-05-30 16:55:03 +02:00
reset-names = "ahb";
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
nfc: nand@1c03000 {
2016-08-23 21:55:46 +08:00
compatible = "allwinner,sun4i-a10-nand";
reg = <0x01c03000 0x1000>;
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_NAND>, <&ccu CLK_NAND>;
2016-08-23 21:55:46 +08:00
clock-names = "ahb", "mod";
2016-08-31 14:58:20 +02:00
resets = <&ccu RST_BUS_NAND>;
2016-08-23 21:55:46 +08:00
reset-names = "ahb";
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
usb_otg: usb@1c19000 {
2016-09-08 11:25:35 +08:00
/* compatible gets set in SoC specific dtsi file */
reg = <0x01c19000 0x0400>;
clocks = <&ccu CLK_BUS_OTG>;
resets = <&ccu RST_BUS_OTG>;
interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "mc";
phys = <&usbphy 0>;
phy-names = "usb";
extcon = <&usbphy 0>;
status = "disabled";
};
2017-10-13 12:54:51 -05:00
usbphy: phy@1c19400 {
2016-09-08 11:25:35 +08:00
/*
* compatible and address regions get set in
* SoC specific dtsi file
*/
clocks = <&ccu CLK_USB_PHY0>,
<&ccu CLK_USB_PHY1>;
clock-names = "usb0_phy",
"usb1_phy";
resets = <&ccu RST_USB_PHY0>,
<&ccu RST_USB_PHY1>;
reset-names = "usb0_reset",
"usb1_reset";
status = "disabled";
#phy-cells = <1>;
};
2017-10-13 12:54:51 -05:00
ehci0: usb@1c1a000 {
2015-06-02 20:29:11 +08:00
compatible = "allwinner,sun8i-a23-ehci", "generic-ehci";
reg = <0x01c1a000 0x100>;
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_EHCI>;
resets = <&ccu RST_BUS_EHCI>;
2015-06-02 20:29:11 +08:00
phys = <&usbphy 1>;
phy-names = "usb";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
ohci0: usb@1c1a400 {
2015-06-02 20:29:11 +08:00
compatible = "allwinner,sun8i-a23-ohci", "generic-ohci";
reg = <0x01c1a400 0x100>;
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_OHCI>, <&ccu CLK_USB_OHCI>;
resets = <&ccu RST_BUS_OHCI>;
2015-06-02 20:29:11 +08:00
phys = <&usbphy 1>;
phy-names = "usb";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
ccu: clock@1c20000 {
2016-08-31 14:58:20 +02:00
reg = <0x01c20000 0x400>;
2017-01-23 11:41:51 +01:00
clocks = <&osc24M>, <&rtc 0>;
2016-08-31 14:58:20 +02:00
clock-names = "hosc", "losc";
#clock-cells = <1>;
#reset-cells = <1>;
};
2017-10-13 12:54:51 -05:00
pio: pinctrl@1c20800 {
2015-05-30 16:55:03 +02:00
/* compatible gets set in SoC specific dtsi file */
reg = <0x01c20800 0x400>;
/* interrupts get set in SoC specific dtsi file */
2017-01-23 11:41:51 +01:00
clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&rtc 0>;
2016-10-19 11:15:27 +02:00
clock-names = "apb", "hosc", "losc";
2015-05-30 16:55:03 +02:00
gpio-controller;
interrupt-controller;
2015-06-17 11:44:24 +02:00
#interrupt-cells = <3>;
2015-05-30 16:55:03 +02:00
#gpio-cells = <3>;
uart0_pins_a: uart0@0 {
2016-09-23 14:28:10 +03:00
pins = "PF2", "PF4";
function = "uart0";
2015-05-30 16:55:03 +02:00
};
2016-09-16 23:16:41 +08:00
uart1_pins_a: uart1@0 {
2016-09-23 14:28:10 +03:00
pins = "PG6", "PG7";
function = "uart1";
2016-09-16 23:16:41 +08:00
};
uart1_pins_cts_rts_a: uart1-cts-rts@0 {
2016-09-23 14:28:10 +03:00
pins = "PG8", "PG9";
function = "uart1";
2016-09-16 23:16:41 +08:00
};
2015-05-30 16:55:03 +02:00
mmc0_pins_a: mmc0@0 {
2016-09-23 14:28:10 +03:00
pins = "PF0", "PF1", "PF2",
"PF3", "PF4", "PF5";
function = "mmc0";
drive-strength = <30>;
2016-11-17 17:34:38 +08:00
bias-pull-up;
2015-05-30 16:55:03 +02:00
};
mmc1_pins_a: mmc1@0 {
2016-09-23 14:28:10 +03:00
pins = "PG0", "PG1", "PG2",
"PG3", "PG4", "PG5";
function = "mmc1";
drive-strength = <30>;
2016-11-17 17:34:38 +08:00
bias-pull-up;
2015-05-30 16:55:03 +02:00
};
2015-06-02 18:04:01 +08:00
mmc2_8bit_pins: mmc2_8bit {
2016-09-23 14:28:10 +03:00
pins = "PC5", "PC6", "PC8",
"PC9", "PC10", "PC11",
"PC12", "PC13", "PC14",
"PC15", "PC16";
function = "mmc2";
drive-strength = <30>;
2016-11-17 17:34:38 +08:00
bias-pull-up;
2015-06-02 18:04:01 +08:00
};
2015-09-18 15:35:37 +08:00
pwm0_pins: pwm0 {
2016-09-23 14:28:10 +03:00
pins = "PH0";
function = "pwm0";
2015-09-18 15:35:37 +08:00
};
2015-05-30 16:55:03 +02:00
i2c0_pins_a: i2c0@0 {
2016-09-23 14:28:10 +03:00
pins = "PH2", "PH3";
function = "i2c0";
2015-05-30 16:55:03 +02:00
};
i2c1_pins_a: i2c1@0 {
2016-09-23 14:28:10 +03:00
pins = "PH4", "PH5";
function = "i2c1";
2015-05-30 16:55:03 +02:00
};
i2c2_pins_a: i2c2@0 {
2016-09-23 14:28:10 +03:00
pins = "PE12", "PE13";
function = "i2c2";
2015-05-30 16:55:03 +02:00
};
2016-06-09 13:56:21 +02:00
lcd_rgb666_pins: lcd-rgb666@0 {
2016-09-23 14:28:10 +03:00
pins = "PD2", "PD3", "PD4", "PD5", "PD6", "PD7",
"PD10", "PD11", "PD12", "PD13", "PD14", "PD15",
"PD18", "PD19", "PD20", "PD21", "PD22", "PD23",
"PD24", "PD25", "PD26", "PD27";
function = "lcd0";
2016-06-09 13:56:21 +02:00
};
2015-05-30 16:55:03 +02:00
};
2017-10-13 12:54:51 -05:00
timer@1c20c00 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun4i-a10-timer";
reg = <0x01c20c00 0xa0>;
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&osc24M>;
};
2017-10-13 12:54:51 -05:00
wdt0: watchdog@1c20ca0 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun6i-a31-wdt";
reg = <0x01c20ca0 0x20>;
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
};
2017-10-13 12:54:51 -05:00
pwm: pwm@1c21400 {
2015-09-18 15:35:36 +08:00
compatible = "allwinner,sun7i-a20-pwm";
reg = <0x01c21400 0xc>;
clocks = <&osc24M>;
#pwm-cells = <3>;
status = "disabled";
};
2017-10-13 12:54:51 -05:00
lradc: lradc@1c22800 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun4i-a10-lradc-keys";
reg = <0x01c22800 0x100>;
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
};
2017-10-13 12:54:51 -05:00
uart0: serial@1c28000 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01c28000 0x400>;
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_UART0>;
resets = <&ccu RST_BUS_UART0>;
2015-05-30 16:55:03 +02:00
dmas = <&dma 6>, <&dma 6>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
uart1: serial@1c28400 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01c28400 0x400>;
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_UART1>;
resets = <&ccu RST_BUS_UART1>;
2015-05-30 16:55:03 +02:00
dmas = <&dma 7>, <&dma 7>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
uart2: serial@1c28800 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01c28800 0x400>;
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_UART2>;
resets = <&ccu RST_BUS_UART2>;
2015-05-30 16:55:03 +02:00
dmas = <&dma 8>, <&dma 8>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
uart3: serial@1c28c00 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01c28c00 0x400>;
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_UART3>;
resets = <&ccu RST_BUS_UART3>;
2015-05-30 16:55:03 +02:00
dmas = <&dma 9>, <&dma 9>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
uart4: serial@1c29000 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01c29000 0x400>;
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_UART4>;
resets = <&ccu RST_BUS_UART4>;
2015-05-30 16:55:03 +02:00
dmas = <&dma 10>, <&dma 10>;
dma-names = "rx", "tx";
status = "disabled";
};
2017-10-13 12:54:51 -05:00
i2c0: i2c@1c2ac00 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun6i-a31-i2c";
reg = <0x01c2ac00 0x400>;
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_I2C0>;
resets = <&ccu RST_BUS_I2C0>;
2015-05-30 16:55:03 +02:00
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
i2c1: i2c@1c2b000 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun6i-a31-i2c";
reg = <0x01c2b000 0x400>;
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_I2C1>;
resets = <&ccu RST_BUS_I2C1>;
2015-05-30 16:55:03 +02:00
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-10-13 12:54:51 -05:00
i2c2: i2c@1c2b400 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun6i-a31-i2c";
reg = <0x01c2b400 0x400>;
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
2016-08-31 14:58:20 +02:00
clocks = <&ccu CLK_BUS_I2C2>;
resets = <&ccu RST_BUS_I2C2>;
2015-05-30 16:55:03 +02:00
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2017-02-01 09:53:23 +01:00
mali: gpu@1c40000 {
compatible = "allwinner,sun8i-a23-mali",
"allwinner,sun7i-a20-mali", "arm,mali-400";
reg = <0x01c40000 0x10000>;
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "gp",
"gpmmu",
"pp0",
"ppmmu0",
"pp1",
"ppmmu1",
"pmu";
clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
clock-names = "bus", "core";
resets = <&ccu RST_BUS_GPU>;
2017-04-05 11:06:33 +02:00
#cooling-cells = <2>;
2017-02-01 09:53:23 +01:00
assigned-clocks = <&ccu CLK_GPU>;
2016-11-30 12:05:03 +01:00
assigned-clock-rates = <384000000>;
2017-02-01 09:53:23 +01:00
};
2017-10-13 12:54:51 -05:00
gic: interrupt-controller@1c81000 {
2015-05-30 16:55:03 +02:00
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
reg = <0x01c81000 0x1000>,
2017-01-18 09:27:28 +00:00
<0x01c82000 0x2000>,
2015-05-30 16:55:03 +02:00
<0x01c84000 0x2000>,
<0x01c86000 0x2000>;
interrupt-controller;
#interrupt-cells = <3>;
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
};
2017-10-13 12:54:51 -05:00
rtc: rtc@1f00000 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun6i-a31-rtc";
reg = <0x01f00000 0x54>;
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
2017-01-23 11:41:51 +01:00
clock-output-names = "osc32k";
clocks = <&ext_osc32k>;
#clock-cells = <1>;
2015-05-30 16:55:03 +02:00
};
2017-06-06 13:59:30 +08:00
nmi_intc: interrupt-controller@1f00c00 {
compatible = "allwinner,sun6i-a31-r-intc";
2015-10-15 00:32:21 +08:00
interrupt-controller;
#interrupt-cells = <2>;
2017-06-06 13:59:30 +08:00
reg = <0x01f00c00 0x400>;
2015-10-15 00:32:21 +08:00
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
};
2017-10-13 12:54:51 -05:00
prcm@1f01400 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun8i-a23-prcm";
reg = <0x01f01400 0x200>;
ar100: ar100_clk {
compatible = "fixed-factor-clock";
#clock-cells = <0>;
clock-div = <1>;
clock-mult = <1>;
clocks = <&osc24M>;
clock-output-names = "ar100";
};
ahb0: ahb0_clk {
compatible = "fixed-factor-clock";
#clock-cells = <0>;
clock-div = <1>;
clock-mult = <1>;
clocks = <&ar100>;
clock-output-names = "ahb0";
};
apb0: apb0_clk {
compatible = "allwinner,sun8i-a23-apb0-clk";
#clock-cells = <0>;
clocks = <&ahb0>;
clock-output-names = "apb0";
};
apb0_gates: apb0_gates_clk {
compatible = "allwinner,sun8i-a23-apb0-gates-clk";
#clock-cells = <1>;
clocks = <&apb0>;
clock-output-names = "apb0_pio", "apb0_timer",
"apb0_rsb", "apb0_uart",
"apb0_i2c";
};
apb0_rst: apb0_rst {
compatible = "allwinner,sun6i-a31-clock-reset";
#reset-cells = <1>;
};
2016-11-25 20:34:37 +08:00
codec_analog: codec-analog {
compatible = "allwinner,sun8i-a23-codec-analog";
};
2015-05-30 16:55:03 +02:00
};
2017-10-13 12:54:51 -05:00
cpucfg@1f01c00 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun8i-a23-cpuconfig";
reg = <0x01f01c00 0x300>;
};
2017-10-13 12:54:51 -05:00
r_uart: serial@1f02800 {
2015-05-30 16:55:03 +02:00
compatible = "snps,dw-apb-uart";
reg = <0x01f02800 0x400>;
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
reg-shift = <2>;
reg-io-width = <4>;
clocks = <&apb0_gates 4>;
resets = <&apb0_rst 4>;
status = "disabled";
};
2017-10-13 12:54:51 -05:00
r_pio: pinctrl@1f02c00 {
2015-05-30 16:55:03 +02:00
compatible = "allwinner,sun8i-a23-r-pinctrl";
reg = <0x01f02c00 0x400>;
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
2017-01-23 11:41:51 +01:00
clocks = <&apb0_gates 0>, <&osc24M>, <&rtc 0>;
2016-10-19 11:15:27 +02:00
clock-names = "apb", "hosc", "losc";
2015-05-30 16:55:03 +02:00
resets = <&apb0_rst 0>;
gpio-controller;
interrupt-controller;
2015-10-15 16:28:45 +02:00
#interrupt-cells = <3>;
2015-05-30 16:55:03 +02:00
#address-cells = <1>;
#size-cells = <0>;
#gpio-cells = <3>;
2015-10-01 19:57:49 +08:00
r_rsb_pins: r_rsb {
2016-09-23 14:28:10 +03:00
pins = "PL0", "PL1";
function = "s_rsb";
drive-strength = <20>;
bias-pull-up;
2015-10-01 19:57:49 +08:00
};
2015-05-30 16:55:03 +02:00
r_uart_pins_a: r_uart@0 {
2016-09-23 14:28:10 +03:00
pins = "PL2", "PL3";
function = "s_uart";
2015-05-30 16:55:03 +02:00
};
};
2015-10-01 19:57:49 +08:00
2017-10-13 12:54:51 -05:00
r_rsb: rsb@1f03400 {
2015-10-01 19:57:49 +08:00
compatible = "allwinner,sun8i-a23-rsb";
reg = <0x01f03400 0x400>;
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
clocks = <&apb0_gates 3>;
clock-frequency = <3000000>;
resets = <&apb0_rst 3>;
pinctrl-names = "default";
pinctrl-0 = <&r_rsb_pins>;
status = "disabled";
#address-cells = <1>;
#size-cells = <0>;
};
2015-05-30 16:55:03 +02:00
};
};