2005-04-16 15:20:36 -07:00
/* linux/arch/arm/mach-s3c2410/s3c2410.c
*
* Copyright ( c ) 2003 - 2005 Simtec Electronics
* Ben Dooks < ben @ simtec . co . uk >
*
* http : //www.simtec.co.uk/products/EB2410ITX/
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/kernel.h>
# include <linux/types.h>
# include <linux/interrupt.h>
# include <linux/list.h>
# include <linux/timer.h>
# include <linux/init.h>
2010-05-03 14:39:45 +09:00
# include <linux/gpio.h>
2008-10-21 14:06:38 +01:00
# include <linux/clk.h>
2011-12-21 16:01:38 -08:00
# include <linux/device.h>
2011-04-22 22:03:21 +02:00
# include <linux/syscore_ops.h>
2006-12-17 23:22:26 +01:00
# include <linux/serial_core.h>
2005-10-29 19:07:23 +01:00
# include <linux/platform_device.h>
2013-07-08 16:01:40 -07:00
# include <linux/reboot.h>
2008-09-06 12:10:45 +01:00
# include <linux/io.h>
2005-04-16 15:20:36 -07:00
# include <asm/mach/arch.h>
# include <asm/mach/map.h>
# include <asm/mach/irq.h>
2008-08-05 16:14:15 +01:00
# include <mach/hardware.h>
2005-04-16 15:20:36 -07:00
# include <asm/irq.h>
2012-03-28 18:30:01 +01:00
# include <asm/system_misc.h>
2005-04-16 15:20:36 -07:00
2008-10-21 14:06:38 +01:00
# include <plat/cpu-freq.h>
2008-08-05 16:14:15 +01:00
# include <mach/regs-clock.h>
2008-10-07 22:26:09 +01:00
# include <plat/regs-serial.h>
2005-04-16 15:20:36 -07:00
2008-10-07 22:26:09 +01:00
# include <plat/cpu.h>
# include <plat/devs.h>
2008-10-07 23:09:51 +01:00
# include <plat/clock.h>
2008-10-21 14:06:34 +01:00
# include <plat/pll.h>
2011-04-22 22:03:21 +02:00
# include <plat/pm.h>
2012-01-03 14:02:03 +01:00
# include <plat/watchdog-reset.h>
2005-04-16 15:20:36 -07:00
2010-05-03 14:39:45 +09:00
# include <plat/gpio-core.h>
# include <plat/gpio-cfg.h>
# include <plat/gpio-cfg-helpers.h>
2013-01-29 10:25:22 -08:00
# include "common.h"
2005-04-16 15:20:36 -07:00
/* Initial IO mappings */
static struct map_desc s3c2410_iodesc [ ] __initdata = {
IODESC_ENT ( CLKPWR ) ,
IODESC_ENT ( TIMER ) ,
2005-08-17 13:01:19 +01:00
IODESC_ENT ( WATCHDOG ) ,
2005-04-16 15:20:36 -07:00
} ;
/* our uart devices */
/* uart registration process */
void __init s3c2410_init_uarts ( struct s3c2410_uartcfg * cfg , int no )
{
2006-06-18 23:04:05 +01:00
s3c24xx_init_uartdevs ( " s3c2410-uart " , s3c2410_uart_resources , cfg , no ) ;
2005-04-16 15:20:36 -07:00
}
/* s3c2410_map_io
*
* register the standard cpu IO areas , and any passed in from the
* machine specific initialisation .
*/
2008-10-21 14:06:31 +01:00
void __init s3c2410_map_io ( void )
2005-04-16 15:20:36 -07:00
{
2011-08-30 20:47:32 +09:00
s3c24xx_gpiocfg_default . set_pull = s3c24xx_gpio_setpull_1up ;
s3c24xx_gpiocfg_default . get_pull = s3c24xx_gpio_getpull_1up ;
2010-05-03 14:39:45 +09:00
2005-04-16 15:20:36 -07:00
iotable_init ( s3c2410_iodesc , ARRAY_SIZE ( s3c2410_iodesc ) ) ;
}
2008-10-21 14:06:38 +01:00
void __init_or_cpufreq s3c2410_setup_clocks ( void )
2005-04-16 15:20:36 -07:00
{
2008-10-21 14:06:38 +01:00
struct clk * xtal_clk ;
2005-04-16 15:20:36 -07:00
unsigned long tmp ;
2008-10-21 14:06:38 +01:00
unsigned long xtal ;
2005-04-16 15:20:36 -07:00
unsigned long fclk ;
unsigned long hclk ;
unsigned long pclk ;
2008-10-21 14:06:38 +01:00
xtal_clk = clk_get ( NULL , " xtal " ) ;
xtal = clk_get_rate ( xtal_clk ) ;
clk_put ( xtal_clk ) ;
2005-04-16 15:20:36 -07:00
/* now we've got our machine bits initialised, work out what
* clocks we ' ve got */
2008-10-21 14:06:34 +01:00
fclk = s3c24xx_get_pll ( __raw_readl ( S3C2410_MPLLCON ) , xtal ) ;
2005-04-16 15:20:36 -07:00
tmp = __raw_readl ( S3C2410_CLKDIVN ) ;
/* work out clock scalings */
hclk = fclk / ( ( tmp & S3C2410_CLKDIVN_HDIVN ) ? 2 : 1 ) ;
pclk = hclk / ( ( tmp & S3C2410_CLKDIVN_PDIVN ) ? 2 : 1 ) ;
/* print brieft summary of clocks, etc */
printk ( " S3C2410: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz \n " ,
print_mhz ( fclk ) , print_mhz ( hclk ) , print_mhz ( pclk ) ) ;
/* initialise the clocks here, to allow other things like the
* console to use them
*/
2008-10-21 14:06:38 +01:00
s3c24xx_setup_clocks ( fclk , hclk , pclk ) ;
}
2009-07-30 23:23:40 +01:00
/* fake ARMCLK for use with cpufreq, etc. */
static struct clk s3c2410_armclk = {
. name = " armclk " ,
. parent = & clk_f ,
. id = - 1 ,
} ;
2011-10-24 12:08:42 +02:00
static struct clk_lookup s3c2410_clk_lookup [ ] = {
CLKDEV_INIT ( NULL , " clk_uart_baud0 " , & clk_p ) ,
CLKDEV_INIT ( NULL , " clk_uart_baud1 " , & s3c24xx_uclk ) ,
} ;
2008-10-21 14:06:38 +01:00
void __init s3c2410_init_clocks ( int xtal )
{
s3c24xx_register_baseclocks ( xtal ) ;
s3c2410_setup_clocks ( ) ;
2006-06-22 22:18:20 +01:00
s3c2410_baseclk_add ( ) ;
2009-07-30 23:23:40 +01:00
s3c24xx_register_clock ( & s3c2410_armclk ) ;
2011-10-24 12:08:42 +02:00
clkdev_add_table ( s3c2410_clk_lookup , ARRAY_SIZE ( s3c2410_clk_lookup ) ) ;
2013-06-17 23:45:37 +09:00
samsung_wdt_reset_init ( S3C24XX_VA_WATCHDOG ) ;
2005-04-16 15:20:36 -07:00
}
2011-12-21 16:01:38 -08:00
struct bus_type s3c2410_subsys = {
2007-12-20 02:09:39 +01:00
. name = " s3c2410-core " ,
2011-12-21 16:01:38 -08:00
. dev_name = " s3c2410-core " ,
2006-06-22 22:18:13 +01:00
} ;
2009-07-30 23:23:38 +01:00
/* Note, we would have liked to name this s3c2410-core, but we cannot
2011-12-21 16:01:38 -08:00
* register two subsystems with the same name .
2009-07-30 23:23:38 +01:00
*/
2011-12-21 16:01:38 -08:00
struct bus_type s3c2410a_subsys = {
2009-07-30 23:23:38 +01:00
. name = " s3c2410a-core " ,
2011-12-21 16:01:38 -08:00
. dev_name = " s3c2410a-core " ,
2009-07-30 23:23:38 +01:00
} ;
2011-12-21 16:01:38 -08:00
static struct device s3c2410_dev = {
. bus = & s3c2410_subsys ,
2006-06-22 22:18:13 +01:00
} ;
2011-12-21 16:01:38 -08:00
/* need to register the subsystem before we actually register the device, and
2006-06-22 22:18:13 +01:00
* we also need to ensure that it has been initialised before any of the
2007-02-12 16:03:22 +01:00
* drivers even try to use it ( even if not on an s3c2410 based system )
2006-06-22 22:18:13 +01:00
* as a driver which may support both 2410 and 2440 may try and use it .
*/
static int __init s3c2410_core_init ( void )
{
2011-12-21 16:01:38 -08:00
return subsys_system_register ( & s3c2410_subsys , NULL ) ;
2006-06-22 22:18:13 +01:00
}
core_initcall ( s3c2410_core_init ) ;
2009-07-30 23:23:38 +01:00
static int __init s3c2410a_core_init ( void )
{
2011-12-21 16:01:38 -08:00
return subsys_system_register ( & s3c2410a_subsys , NULL ) ;
2009-07-30 23:23:38 +01:00
}
core_initcall ( s3c2410a_core_init ) ;
2005-04-16 15:20:36 -07:00
int __init s3c2410_init ( void )
{
printk ( " S3C2410: Initialising architecture \n " ) ;
2011-10-22 04:00:53 +09:00
# ifdef CONFIG_PM
2011-04-22 22:03:21 +02:00
register_syscore_ops ( & s3c2410_pm_syscore_ops ) ;
register_syscore_ops ( & s3c24xx_irq_syscore_ops ) ;
2013-01-29 10:25:22 -08:00
# endif
2011-04-22 22:03:21 +02:00
2011-12-21 16:01:38 -08:00
return device_register ( & s3c2410_dev ) ;
2005-04-16 15:20:36 -07:00
}
2009-07-30 23:23:38 +01:00
int __init s3c2410a_init ( void )
{
2011-12-21 16:01:38 -08:00
s3c2410_dev . bus = & s3c2410a_subsys ;
2009-07-30 23:23:38 +01:00
return s3c2410_init ( ) ;
}
2012-01-03 14:02:03 +01:00
2013-07-08 16:01:40 -07:00
void s3c2410_restart ( enum reboot_mode mode , const char * cmd )
2012-01-03 14:02:03 +01:00
{
2013-07-08 16:01:40 -07:00
if ( mode = = REBOOT_SOFT ) {
2012-01-03 14:02:03 +01:00
soft_restart ( 0 ) ;
}
2013-06-17 23:45:37 +09:00
samsung_wdt_reset ( ) ;
2012-01-03 14:02:03 +01:00
/* we'll take a jump through zero as a poor second */
soft_restart ( 0 ) ;
}