2012-05-06 17:29:44 +02:00
/*
* Copyright 2008 Advanced Micro Devices , Inc .
* Copyright 2008 Red Hat Inc .
* Copyright 2009 Christian König .
*
* Permission is hereby granted , free of charge , to any person obtaining a
* copy of this software and associated documentation files ( the " Software " ) ,
* to deal in the Software without restriction , including without limitation
* the rights to use , copy , modify , merge , publish , distribute , sublicense ,
* and / or sell copies of the Software , and to permit persons to whom the
* Software is furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED " AS IS " , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE COPYRIGHT HOLDER ( S ) OR AUTHOR ( S ) BE LIABLE FOR ANY CLAIM , DAMAGES OR
* OTHER LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE ,
* ARISING FROM , OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE .
*
* Authors : Christian König
* Rafał Miłecki
*/
2013-01-14 13:36:30 +01:00
# include <linux/hdmi.h>
2012-10-02 18:01:07 +01:00
# include <drm/drmP.h>
# include <drm/radeon_drm.h>
2012-05-06 17:29:44 +02:00
# include "radeon.h"
# include "radeon_asic.h"
# include "evergreend.h"
# include "atom.h"
2013-08-15 11:16:30 +02:00
extern void dce6_afmt_write_speaker_allocation ( struct drm_encoder * encoder ) ;
2013-07-31 16:51:33 -04:00
extern void dce6_afmt_write_sad_regs ( struct drm_encoder * encoder ) ;
extern void dce6_afmt_select_pin ( struct drm_encoder * encoder ) ;
2012-05-06 17:29:44 +02:00
/*
* update the N and CTS parameters for a given pixel clock rate
*/
static void evergreen_hdmi_update_ACR ( struct drm_encoder * encoder , uint32_t clock )
{
struct drm_device * dev = encoder - > dev ;
struct radeon_device * rdev = dev - > dev_private ;
struct radeon_hdmi_acr acr = r600_hdmi_acr ( clock ) ;
2012-05-14 16:52:30 +02:00
struct radeon_encoder * radeon_encoder = to_radeon_encoder ( encoder ) ;
struct radeon_encoder_atom_dig * dig = radeon_encoder - > enc_priv ;
uint32_t offset = dig - > afmt - > offset ;
2012-05-06 17:29:44 +02:00
WREG32 ( HDMI_ACR_32_0 + offset , HDMI_ACR_CTS_32 ( acr . cts_32khz ) ) ;
WREG32 ( HDMI_ACR_32_1 + offset , acr . n_32khz ) ;
WREG32 ( HDMI_ACR_44_0 + offset , HDMI_ACR_CTS_44 ( acr . cts_44_1khz ) ) ;
WREG32 ( HDMI_ACR_44_1 + offset , acr . n_44_1khz ) ;
WREG32 ( HDMI_ACR_48_0 + offset , HDMI_ACR_CTS_48 ( acr . cts_48khz ) ) ;
WREG32 ( HDMI_ACR_48_1 + offset , acr . n_48khz ) ;
}
2013-08-15 09:34:07 -04:00
static void dce4_afmt_write_speaker_allocation ( struct drm_encoder * encoder )
{
struct radeon_device * rdev = encoder - > dev - > dev_private ;
struct drm_connector * connector ;
struct radeon_connector * radeon_connector = NULL ;
u32 tmp ;
u8 * sadb ;
int sad_count ;
list_for_each_entry ( connector , & encoder - > dev - > mode_config . connector_list , head ) {
if ( connector - > encoder = = encoder )
radeon_connector = to_radeon_connector ( connector ) ;
}
if ( ! radeon_connector ) {
DRM_ERROR ( " Couldn't find encoder's connector \n " ) ;
return ;
}
sad_count = drm_edid_to_speaker_allocation ( radeon_connector - > edid , & sadb ) ;
if ( sad_count < 0 ) {
DRM_ERROR ( " Couldn't read Speaker Allocation Data Block: %d \n " , sad_count ) ;
return ;
}
/* program the speaker allocation */
tmp = RREG32 ( AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER ) ;
tmp & = ~ ( DP_CONNECTION | SPEAKER_ALLOCATION_MASK ) ;
/* set HDMI mode */
tmp | = HDMI_CONNECTION ;
if ( sad_count )
tmp | = SPEAKER_ALLOCATION ( sadb [ 0 ] ) ;
else
tmp | = SPEAKER_ALLOCATION ( 5 ) ; /* stereo */
WREG32 ( AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER , tmp ) ;
kfree ( sadb ) ;
}
2013-04-19 19:01:26 +02:00
static void evergreen_hdmi_write_sad_regs ( struct drm_encoder * encoder )
{
struct radeon_device * rdev = encoder - > dev - > dev_private ;
struct drm_connector * connector ;
struct radeon_connector * radeon_connector = NULL ;
struct cea_sad * sads ;
int i , sad_count ;
static const u16 eld_reg_to_type [ ] [ 2 ] = {
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 , HDMI_AUDIO_CODING_TYPE_PCM } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 , HDMI_AUDIO_CODING_TYPE_AC3 } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 , HDMI_AUDIO_CODING_TYPE_MPEG1 } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 , HDMI_AUDIO_CODING_TYPE_MP3 } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 , HDMI_AUDIO_CODING_TYPE_MPEG2 } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 , HDMI_AUDIO_CODING_TYPE_AAC_LC } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 , HDMI_AUDIO_CODING_TYPE_DTS } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 , HDMI_AUDIO_CODING_TYPE_ATRAC } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 , HDMI_AUDIO_CODING_TYPE_EAC3 } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 , HDMI_AUDIO_CODING_TYPE_DTS_HD } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 , HDMI_AUDIO_CODING_TYPE_MLP } ,
{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 , HDMI_AUDIO_CODING_TYPE_WMA_PRO } ,
} ;
list_for_each_entry ( connector , & encoder - > dev - > mode_config . connector_list , head ) {
if ( connector - > encoder = = encoder )
radeon_connector = to_radeon_connector ( connector ) ;
}
if ( ! radeon_connector ) {
DRM_ERROR ( " Couldn't find encoder's connector \n " ) ;
return ;
}
sad_count = drm_edid_to_sad ( radeon_connector - > edid , & sads ) ;
if ( sad_count < 0 ) {
DRM_ERROR ( " Couldn't read SADs: %d \n " , sad_count ) ;
return ;
}
BUG_ON ( ! sads ) ;
for ( i = 0 ; i < ARRAY_SIZE ( eld_reg_to_type ) ; i + + ) {
u32 value = 0 ;
int j ;
for ( j = 0 ; j < sad_count ; j + + ) {
struct cea_sad * sad = & sads [ j ] ;
if ( sad - > format = = eld_reg_to_type [ i ] [ 1 ] ) {
value = MAX_CHANNELS ( sad - > channels ) |
DESCRIPTOR_BYTE_2 ( sad - > byte2 ) |
SUPPORTED_FREQUENCIES ( sad - > freq ) ;
if ( sad - > format = = HDMI_AUDIO_CODING_TYPE_PCM )
value | = SUPPORTED_FREQUENCIES_STEREO ( sad - > freq ) ;
break ;
}
}
WREG32 ( eld_reg_to_type [ i ] [ 0 ] , value ) ;
}
kfree ( sads ) ;
}
2012-05-06 17:29:44 +02:00
/*
* build a HDMI Video Info Frame
*/
2013-01-14 13:36:30 +01:00
static void evergreen_hdmi_update_avi_infoframe ( struct drm_encoder * encoder ,
void * buffer , size_t size )
2012-05-06 17:29:44 +02:00
{
struct drm_device * dev = encoder - > dev ;
struct radeon_device * rdev = dev - > dev_private ;
2012-05-14 16:52:30 +02:00
struct radeon_encoder * radeon_encoder = to_radeon_encoder ( encoder ) ;
struct radeon_encoder_atom_dig * dig = radeon_encoder - > enc_priv ;
uint32_t offset = dig - > afmt - > offset ;
2013-01-14 13:36:30 +01:00
uint8_t * frame = buffer + 3 ;
2013-06-07 10:41:03 -04:00
uint8_t * header = buffer ;
2012-05-06 17:29:44 +02:00
WREG32 ( AFMT_AVI_INFO0 + offset ,
frame [ 0x0 ] | ( frame [ 0x1 ] < < 8 ) | ( frame [ 0x2 ] < < 16 ) | ( frame [ 0x3 ] < < 24 ) ) ;
WREG32 ( AFMT_AVI_INFO1 + offset ,
frame [ 0x4 ] | ( frame [ 0x5 ] < < 8 ) | ( frame [ 0x6 ] < < 16 ) | ( frame [ 0x7 ] < < 24 ) ) ;
WREG32 ( AFMT_AVI_INFO2 + offset ,
frame [ 0x8 ] | ( frame [ 0x9 ] < < 8 ) | ( frame [ 0xA ] < < 16 ) | ( frame [ 0xB ] < < 24 ) ) ;
WREG32 ( AFMT_AVI_INFO3 + offset ,
2013-06-07 10:41:03 -04:00
frame [ 0xC ] | ( frame [ 0xD ] < < 8 ) | ( header [ 1 ] < < 24 ) ) ;
2012-05-06 17:29:44 +02:00
}
2013-04-18 10:50:55 -04:00
static void evergreen_audio_set_dto ( struct drm_encoder * encoder , u32 clock )
{
struct drm_device * dev = encoder - > dev ;
struct radeon_device * rdev = dev - > dev_private ;
struct radeon_encoder * radeon_encoder = to_radeon_encoder ( encoder ) ;
struct radeon_encoder_atom_dig * dig = radeon_encoder - > enc_priv ;
struct radeon_crtc * radeon_crtc = to_radeon_crtc ( encoder - > crtc ) ;
2013-05-13 11:35:26 -04:00
u32 base_rate = 24000 ;
2013-07-30 17:31:07 -04:00
u32 max_ratio = clock / base_rate ;
u32 dto_phase ;
u32 dto_modulo = clock ;
u32 wallclock_ratio ;
u32 dto_cntl ;
2013-04-18 10:50:55 -04:00
if ( ! dig | | ! dig - > afmt )
return ;
2013-07-31 16:51:33 -04:00
if ( ASIC_IS_DCE6 ( rdev ) ) {
2013-07-30 17:31:07 -04:00
dto_phase = 24 * 1000 ;
2013-07-31 16:51:33 -04:00
} else {
if ( max_ratio > = 8 ) {
dto_phase = 192 * 1000 ;
wallclock_ratio = 3 ;
} else if ( max_ratio > = 4 ) {
dto_phase = 96 * 1000 ;
wallclock_ratio = 2 ;
} else if ( max_ratio > = 2 ) {
dto_phase = 48 * 1000 ;
wallclock_ratio = 1 ;
} else {
dto_phase = 24 * 1000 ;
wallclock_ratio = 0 ;
}
dto_cntl = RREG32 ( DCCG_AUDIO_DTO0_CNTL ) & ~ DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK ;
dto_cntl | = DCCG_AUDIO_DTO_WALLCLOCK_RATIO ( wallclock_ratio ) ;
WREG32 ( DCCG_AUDIO_DTO0_CNTL , dto_cntl ) ;
2013-07-30 17:31:07 -04:00
}
2013-04-18 10:50:55 -04:00
/* XXX two dtos; generally use dto0 for hdmi */
/* Express [24MHz / target pixel clock] as an exact rational
* number ( coefficient of two integer numbers . DCCG_AUDIO_DTOx_PHASE
* is the numerator , DCCG_AUDIO_DTOx_MODULE is the denominator
*/
2013-07-26 13:26:05 -04:00
WREG32 ( DCCG_AUDIO_DTO_SOURCE , DCCG_AUDIO_DTO0_SOURCE_SEL ( radeon_crtc - > crtc_id ) ) ;
2013-07-30 17:31:07 -04:00
WREG32 ( DCCG_AUDIO_DTO0_PHASE , dto_phase ) ;
WREG32 ( DCCG_AUDIO_DTO0_MODULE , dto_modulo ) ;
2013-04-18 10:50:55 -04:00
}
2012-05-06 17:29:44 +02:00
/*
* update the info frames with the data from the current display mode
*/
void evergreen_hdmi_setmode ( struct drm_encoder * encoder , struct drm_display_mode * mode )
{
struct drm_device * dev = encoder - > dev ;
struct radeon_device * rdev = dev - > dev_private ;
2012-05-14 16:52:30 +02:00
struct radeon_encoder * radeon_encoder = to_radeon_encoder ( encoder ) ;
struct radeon_encoder_atom_dig * dig = radeon_encoder - > enc_priv ;
2013-01-14 13:36:30 +01:00
u8 buffer [ HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE ] ;
struct hdmi_avi_infoframe frame ;
2012-05-14 16:52:30 +02:00
uint32_t offset ;
2013-01-14 13:36:30 +01:00
ssize_t err ;
2012-05-06 17:29:44 +02:00
2013-07-08 18:16:56 -04:00
if ( ! dig | | ! dig - > afmt )
return ;
2012-05-14 16:52:30 +02:00
/* Silent, r600_hdmi_enable will raise WARN for us */
if ( ! dig - > afmt - > enabled )
2012-05-06 17:29:44 +02:00
return ;
2012-05-14 16:52:30 +02:00
offset = dig - > afmt - > offset ;
2012-05-06 17:29:44 +02:00
2013-04-18 10:50:55 -04:00
evergreen_audio_set_dto ( encoder , mode - > clock ) ;
2012-05-06 17:29:44 +02:00
2012-05-06 17:29:45 +02:00
WREG32 ( HDMI_VBI_PACKET_CONTROL + offset ,
HDMI_NULL_SEND ) ; /* send null packets when required */
2012-05-06 17:29:44 +02:00
WREG32 ( AFMT_AUDIO_CRC_CONTROL + offset , 0x1000 ) ;
2012-05-06 17:29:45 +02:00
WREG32 ( HDMI_VBI_PACKET_CONTROL + offset ,
HDMI_NULL_SEND | /* send null packets when required */
HDMI_GC_SEND | /* send general control packets */
HDMI_GC_CONT ) ; /* send general control packets every frame */
WREG32 ( HDMI_INFOFRAME_CONTROL0 + offset ,
HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
HDMI_AUDIO_INFO_CONT ) ; /* required for audio info values to be updated */
2012-05-06 17:29:44 +02:00
2012-05-06 17:29:45 +02:00
WREG32 ( AFMT_INFOFRAME_CONTROL0 + offset ,
AFMT_AUDIO_INFO_UPDATE ) ; /* required for audio info values to be updated */
2012-05-06 17:29:44 +02:00
2012-05-06 17:29:45 +02:00
WREG32 ( HDMI_INFOFRAME_CONTROL1 + offset ,
HDMI_AUDIO_INFO_LINE ( 2 ) ) ; /* anything other than 0 */
WREG32 ( HDMI_GC + offset , 0 ) ; /* unset HDMI_GC_AVMUTE */
2012-05-06 17:29:44 +02:00
2013-04-18 09:26:08 -04:00
WREG32 ( HDMI_AUDIO_PACKET_CONTROL + offset ,
HDMI_AUDIO_DELAY_EN ( 1 ) | /* set the default audio delay */
HDMI_AUDIO_PACKETS_PER_LINE ( 3 ) ) ; /* should be suffient for all audio modes and small enough for all hblanks */
WREG32 ( AFMT_AUDIO_PACKET_CONTROL + offset ,
AFMT_60958_CS_UPDATE ) ; /* allow 60958 channel status fields to be updated */
/* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
WREG32 ( HDMI_ACR_PACKET_CONTROL + offset ,
HDMI_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
HDMI_ACR_SOURCE ) ; /* select SW CTS value */
evergreen_hdmi_update_ACR ( encoder , mode - > clock ) ;
2013-04-14 01:26:24 +02:00
WREG32 ( AFMT_60958_0 + offset ,
AFMT_60958_CS_CHANNEL_NUMBER_L ( 1 ) ) ;
WREG32 ( AFMT_60958_1 + offset ,
AFMT_60958_CS_CHANNEL_NUMBER_R ( 2 ) ) ;
WREG32 ( AFMT_60958_2 + offset ,
AFMT_60958_CS_CHANNEL_NUMBER_2 ( 3 ) |
AFMT_60958_CS_CHANNEL_NUMBER_3 ( 4 ) |
AFMT_60958_CS_CHANNEL_NUMBER_4 ( 5 ) |
AFMT_60958_CS_CHANNEL_NUMBER_5 ( 6 ) |
AFMT_60958_CS_CHANNEL_NUMBER_6 ( 7 ) |
AFMT_60958_CS_CHANNEL_NUMBER_7 ( 8 ) ) ;
2013-08-15 11:16:30 +02:00
if ( ASIC_IS_DCE6 ( rdev ) ) {
dce6_afmt_write_speaker_allocation ( encoder ) ;
} else {
2013-08-15 09:34:07 -04:00
dce4_afmt_write_speaker_allocation ( encoder ) ;
2013-08-15 11:16:30 +02:00
}
2013-04-14 01:26:24 +02:00
WREG32 ( AFMT_AUDIO_PACKET_CONTROL2 + offset ,
AFMT_AUDIO_CHANNEL_ENABLE ( 0xff ) ) ;
/* fglrx sets 0x40 in 0x5f80 here */
2013-07-31 16:51:33 -04:00
if ( ASIC_IS_DCE6 ( rdev ) ) {
dce6_afmt_select_pin ( encoder ) ;
dce6_afmt_write_sad_regs ( encoder ) ;
} else {
evergreen_hdmi_write_sad_regs ( encoder ) ;
}
2013-04-14 01:26:24 +02:00
2013-01-14 13:36:30 +01:00
err = drm_hdmi_avi_infoframe_from_display_mode ( & frame , mode ) ;
if ( err < 0 ) {
DRM_ERROR ( " failed to setup AVI infoframe: %zd \n " , err ) ;
return ;
}
err = hdmi_avi_infoframe_pack ( & frame , buffer , sizeof ( buffer ) ) ;
if ( err < 0 ) {
DRM_ERROR ( " failed to pack AVI infoframe: %zd \n " , err ) ;
return ;
}
2012-05-06 17:29:44 +02:00
2013-01-14 13:36:30 +01:00
evergreen_hdmi_update_avi_infoframe ( encoder , buffer , sizeof ( buffer ) ) ;
2012-05-06 17:29:45 +02:00
2013-04-18 09:23:12 -04:00
WREG32_OR ( HDMI_INFOFRAME_CONTROL0 + offset ,
HDMI_AVI_INFO_SEND | /* enable AVI info frames */
HDMI_AVI_INFO_CONT ) ; /* required for audio info values to be updated */
WREG32_P ( HDMI_INFOFRAME_CONTROL1 + offset ,
HDMI_AVI_INFO_LINE ( 2 ) , /* anything other than 0 */
~ HDMI_AVI_INFO_LINE_MASK ) ;
WREG32_OR ( AFMT_AUDIO_PACKET_CONTROL + offset ,
AFMT_AUDIO_SAMPLE_SEND ) ; /* send audio packets */
2012-05-06 17:29:44 +02:00
/* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
WREG32 ( AFMT_RAMP_CONTROL0 + offset , 0x00FFFFFF ) ;
WREG32 ( AFMT_RAMP_CONTROL1 + offset , 0x007FFFFF ) ;
WREG32 ( AFMT_RAMP_CONTROL2 + offset , 0x00000001 ) ;
WREG32 ( AFMT_RAMP_CONTROL3 + offset , 0x00000001 ) ;
}
2013-04-18 11:32:16 -04:00
void evergreen_hdmi_enable ( struct drm_encoder * encoder , bool enable )
{
2013-07-31 16:51:33 -04:00
struct drm_device * dev = encoder - > dev ;
struct radeon_device * rdev = dev - > dev_private ;
2013-04-18 11:32:16 -04:00
struct radeon_encoder * radeon_encoder = to_radeon_encoder ( encoder ) ;
struct radeon_encoder_atom_dig * dig = radeon_encoder - > enc_priv ;
2013-07-08 18:16:56 -04:00
if ( ! dig | | ! dig - > afmt )
return ;
2013-04-18 11:32:16 -04:00
/* Silent, r600_hdmi_enable will raise WARN for us */
if ( enable & & dig - > afmt - > enabled )
return ;
if ( ! enable & & ! dig - > afmt - > enabled )
return ;
2013-07-31 16:51:33 -04:00
if ( enable ) {
if ( ASIC_IS_DCE6 ( rdev ) )
dig - > afmt - > pin = dce6_audio_get_pin ( rdev ) ;
else
dig - > afmt - > pin = r600_audio_get_pin ( rdev ) ;
} else {
dig - > afmt - > pin = NULL ;
}
2013-04-18 11:32:16 -04:00
dig - > afmt - > enabled = enable ;
DRM_DEBUG ( " %sabling HDMI interface @ 0x%04X for encoder 0x%x \n " ,
enable ? " En " : " Dis " , dig - > afmt - > offset , radeon_encoder - > encoder_id ) ;
}