2013-07-24 10:15:29 +04:00
/*
2013-10-15 06:44:54 +04:00
* copyright ( c ) 2013 Freescale Semiconductor , Inc .
2013-07-24 10:15:29 +04:00
* Freescale IMX AHCI SATA platform driver
*
* based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
*
* This program is free software ; you can redistribute it and / or modify it
* under the terms and conditions of the GNU General Public License ,
* version 2 , as published by the Free Software Foundation .
*
* This program is distributed in the hope it will be useful , but WITHOUT
* ANY WARRANTY ; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE . See the GNU General Public License for
* more details .
*
* You should have received a copy of the GNU General Public License along with
* this program . If not , see < http : //www.gnu.org/licenses/>.
*/
# include <linux/kernel.h>
# include <linux/module.h>
# include <linux/platform_device.h>
# include <linux/regmap.h>
# include <linux/ahci_platform.h>
# include <linux/of_device.h>
# include <linux/mfd/syscon.h>
# include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
2013-10-15 06:44:54 +04:00
# include <linux/libata.h>
2013-07-24 10:15:29 +04:00
# include "ahci.h"
2015-01-29 02:30:29 +03:00
# define DRV_NAME "ahci-imx"
2013-07-24 10:15:29 +04:00
enum {
2014-05-04 17:48:05 +04:00
/* Timer 1-ms Register */
IMX_TIMER1MS = 0x00e0 ,
/* Port0 PHY Control Register */
IMX_P0PHYCR = 0x0178 ,
IMX_P0PHYCR_TEST_PDDQ = 1 < < 20 ,
2014-05-04 17:48:06 +04:00
IMX_P0PHYCR_CR_READ = 1 < < 19 ,
IMX_P0PHYCR_CR_WRITE = 1 < < 18 ,
IMX_P0PHYCR_CR_CAP_DATA = 1 < < 17 ,
IMX_P0PHYCR_CR_CAP_ADDR = 1 < < 16 ,
/* Port0 PHY Status Register */
IMX_P0PHYSR = 0x017c ,
IMX_P0PHYSR_CR_ACK = 1 < < 18 ,
IMX_P0PHYSR_CR_DATA_OUT = 0xffff < < 0 ,
/* Lane0 Output Status Register */
IMX_LANE0_OUT_STAT = 0x2003 ,
IMX_LANE0_OUT_STAT_RX_PLL_STATE = 1 < < 1 ,
/* Clock Reset Register */
IMX_CLOCK_RESET = 0x7f3f ,
IMX_CLOCK_RESET_RESET = 1 < < 0 ,
2013-07-24 10:15:29 +04:00
} ;
2013-11-25 12:47:02 +04:00
enum ahci_imx_type {
AHCI_IMX53 ,
AHCI_IMX6Q ,
} ;
2013-07-24 10:15:29 +04:00
struct imx_ahci_priv {
struct platform_device * ahci_pdev ;
2013-11-25 12:47:02 +04:00
enum ahci_imx_type type ;
2014-05-28 19:05:39 +04:00
struct clk * sata_clk ;
struct clk * sata_ref_clk ;
2013-07-24 10:15:29 +04:00
struct clk * ahb_clk ;
struct regmap * gpr ;
2013-10-15 06:44:54 +04:00
bool no_device ;
bool first_time ;
2014-06-24 14:19:37 +04:00
u32 phy_params ;
2013-10-15 06:44:54 +04:00
} ;
static int ahci_imx_hotplug ;
module_param_named ( hotplug , ahci_imx_hotplug , int , 0644 ) ;
MODULE_PARM_DESC ( hotplug , " AHCI IMX hot-plug support (0=Don't support, 1=support) " ) ;
2014-02-22 19:53:37 +04:00
static void ahci_imx_host_stop ( struct ata_host * host ) ;
2014-05-04 17:48:06 +04:00
static int imx_phy_crbit_assert ( void __iomem * mmio , u32 bit , bool assert )
{
int timeout = 10 ;
u32 crval ;
u32 srval ;
/* Assert or deassert the bit */
crval = readl ( mmio + IMX_P0PHYCR ) ;
if ( assert )
crval | = bit ;
else
crval & = ~ bit ;
writel ( crval , mmio + IMX_P0PHYCR ) ;
/* Wait for the cr_ack signal */
do {
srval = readl ( mmio + IMX_P0PHYSR ) ;
if ( ( assert ? srval : ~ srval ) & IMX_P0PHYSR_CR_ACK )
break ;
usleep_range ( 100 , 200 ) ;
} while ( - - timeout ) ;
return timeout ? 0 : - ETIMEDOUT ;
}
static int imx_phy_reg_addressing ( u16 addr , void __iomem * mmio )
{
u32 crval = addr ;
int ret ;
/* Supply the address on cr_data_in */
writel ( crval , mmio + IMX_P0PHYCR ) ;
/* Assert the cr_cap_addr signal */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_CAP_ADDR , true ) ;
if ( ret )
return ret ;
/* Deassert cr_cap_addr */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_CAP_ADDR , false ) ;
if ( ret )
return ret ;
return 0 ;
}
static int imx_phy_reg_write ( u16 val , void __iomem * mmio )
{
u32 crval = val ;
int ret ;
/* Supply the data on cr_data_in */
writel ( crval , mmio + IMX_P0PHYCR ) ;
/* Assert the cr_cap_data signal */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_CAP_DATA , true ) ;
if ( ret )
return ret ;
/* Deassert cr_cap_data */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_CAP_DATA , false ) ;
if ( ret )
return ret ;
if ( val & IMX_CLOCK_RESET_RESET ) {
/*
* In case we ' re resetting the phy , it ' s unable to acknowledge ,
* so we return immediately here .
*/
crval | = IMX_P0PHYCR_CR_WRITE ;
writel ( crval , mmio + IMX_P0PHYCR ) ;
goto out ;
}
/* Assert the cr_write signal */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_WRITE , true ) ;
if ( ret )
return ret ;
/* Deassert cr_write */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_WRITE , false ) ;
if ( ret )
return ret ;
out :
return 0 ;
}
static int imx_phy_reg_read ( u16 * val , void __iomem * mmio )
{
int ret ;
/* Assert the cr_read signal */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_READ , true ) ;
if ( ret )
return ret ;
/* Capture the data from cr_data_out[] */
* val = readl ( mmio + IMX_P0PHYSR ) & IMX_P0PHYSR_CR_DATA_OUT ;
/* Deassert cr_read */
ret = imx_phy_crbit_assert ( mmio , IMX_P0PHYCR_CR_READ , false ) ;
if ( ret )
return ret ;
return 0 ;
}
static int imx_sata_phy_reset ( struct ahci_host_priv * hpriv )
{
void __iomem * mmio = hpriv - > mmio ;
int timeout = 10 ;
u16 val ;
int ret ;
/* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */
ret = imx_phy_reg_addressing ( IMX_CLOCK_RESET , mmio ) ;
if ( ret )
return ret ;
ret = imx_phy_reg_write ( IMX_CLOCK_RESET_RESET , mmio ) ;
if ( ret )
return ret ;
/* Wait for PHY RX_PLL to be stable */
do {
usleep_range ( 100 , 200 ) ;
ret = imx_phy_reg_addressing ( IMX_LANE0_OUT_STAT , mmio ) ;
if ( ret )
return ret ;
ret = imx_phy_reg_read ( & val , mmio ) ;
if ( ret )
return ret ;
if ( val & IMX_LANE0_OUT_STAT_RX_PLL_STATE )
break ;
} while ( - - timeout ) ;
return timeout ? 0 : - ETIMEDOUT ;
}
2014-02-22 19:53:37 +04:00
static int imx_sata_enable ( struct ahci_host_priv * hpriv )
2013-11-25 12:47:01 +04:00
{
2014-02-22 19:53:37 +04:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2014-05-04 17:48:06 +04:00
struct device * dev = & imxpriv - > ahci_pdev - > dev ;
2013-11-25 12:47:01 +04:00
int ret ;
2014-02-22 19:53:37 +04:00
if ( imxpriv - > no_device )
return 0 ;
2015-01-15 17:09:37 +03:00
ret = ahci_platform_enable_regulators ( hpriv ) ;
if ( ret )
return ret ;
2013-11-25 12:47:02 +04:00
2014-05-28 19:05:39 +04:00
ret = clk_prepare_enable ( imxpriv - > sata_ref_clk ) ;
2014-02-22 19:53:37 +04:00
if ( ret < 0 )
goto disable_regulator ;
2013-11-25 12:47:01 +04:00
2013-11-25 12:47:02 +04:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
2014-02-22 19:53:37 +04:00
/*
* set PHY Paremeters , two steps to configure the GPR13 ,
* one write for rest of parameters , mask of first write
* is 0x07ffffff , and the other one write for setting
* the mpll_clk_en .
*/
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
IMX6Q_GPR13_SATA_SPD_MODE_MASK |
IMX6Q_GPR13_SATA_MPLL_SS_EN |
IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
IMX6Q_GPR13_SATA_TX_BOOST_MASK |
IMX6Q_GPR13_SATA_TX_LVL_MASK |
IMX6Q_GPR13_SATA_MPLL_CLK_EN |
IMX6Q_GPR13_SATA_TX_EDGE_RATE ,
2014-06-24 14:19:37 +04:00
imxpriv - > phy_params ) ;
2013-11-25 12:47:02 +04:00
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ) ;
2014-05-04 17:48:06 +04:00
2014-05-17 16:46:01 +04:00
usleep_range ( 100 , 200 ) ;
2014-05-04 17:48:06 +04:00
ret = imx_sata_phy_reset ( hpriv ) ;
if ( ret ) {
dev_err ( dev , " failed to reset phy: %d \n " , ret ) ;
2014-07-30 04:54:07 +04:00
goto disable_clk ;
2014-05-04 17:48:06 +04:00
}
2013-11-25 12:47:02 +04:00
}
2013-11-25 12:47:01 +04:00
usleep_range ( 1000 , 2000 ) ;
return 0 ;
2013-11-25 12:47:02 +04:00
2014-07-30 04:54:07 +04:00
disable_clk :
clk_disable_unprepare ( imxpriv - > sata_ref_clk ) ;
2014-02-22 19:53:37 +04:00
disable_regulator :
2015-01-15 17:09:37 +03:00
ahci_platform_disable_regulators ( hpriv ) ;
2014-02-22 19:53:37 +04:00
2013-11-25 12:47:02 +04:00
return ret ;
2013-11-25 12:47:01 +04:00
}
2014-02-22 19:53:37 +04:00
static void imx_sata_disable ( struct ahci_host_priv * hpriv )
2013-11-25 12:47:01 +04:00
{
2014-02-22 19:53:37 +04:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
if ( imxpriv - > no_device )
return ;
2013-11-25 12:47:01 +04:00
2013-11-25 12:47:02 +04:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ,
! IMX6Q_GPR13_SATA_MPLL_CLK_EN ) ;
}
2014-05-28 19:05:39 +04:00
clk_disable_unprepare ( imxpriv - > sata_ref_clk ) ;
2013-11-25 12:47:02 +04:00
2015-01-15 17:09:37 +03:00
ahci_platform_disable_regulators ( hpriv ) ;
2013-11-25 12:47:01 +04:00
}
2013-10-15 06:44:54 +04:00
static void ahci_imx_error_handler ( struct ata_port * ap )
{
u32 reg_val ;
struct ata_device * dev ;
struct ata_host * host = dev_get_drvdata ( ap - > dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
void __iomem * mmio = hpriv - > mmio ;
2014-02-22 19:53:37 +04:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-10-15 06:44:54 +04:00
ahci_error_handler ( ap ) ;
if ( ! ( imxpriv - > first_time ) | | ahci_imx_hotplug )
return ;
imxpriv - > first_time = false ;
ata_for_each_dev ( dev , & ap - > link , ENABLED )
return ;
/*
* Disable link to save power . An imx ahci port can ' t be recovered
* without full reset once the pddq mode is enabled making it
* impossible to use as part of libata LPM .
*/
2014-05-04 17:48:05 +04:00
reg_val = readl ( mmio + IMX_P0PHYCR ) ;
writel ( reg_val | IMX_P0PHYCR_TEST_PDDQ , mmio + IMX_P0PHYCR ) ;
2014-02-22 19:53:37 +04:00
imx_sata_disable ( hpriv ) ;
2013-10-15 06:44:54 +04:00
imxpriv - > no_device = true ;
2014-06-23 15:59:08 +04:00
dev_info ( ap - > dev , " no device found, disabling link. \n " ) ;
dev_info ( ap - > dev , " pass " MODULE_PARAM_PREFIX " .hotplug=1 to enable hotplug \n " ) ;
2013-10-15 06:44:54 +04:00
}
2013-12-03 19:25:37 +04:00
static int ahci_imx_softreset ( struct ata_link * link , unsigned int * class ,
2013-11-25 12:47:02 +04:00
unsigned long deadline )
{
struct ata_port * ap = link - > ap ;
2014-02-22 19:53:37 +04:00
struct ata_host * host = dev_get_drvdata ( ap - > dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-11-25 12:47:02 +04:00
int ret = - EIO ;
if ( imxpriv - > type = = AHCI_IMX53 )
ret = ahci_pmp_retry_srst_ops . softreset ( link , class , deadline ) ;
else if ( imxpriv - > type = = AHCI_IMX6Q )
ret = ahci_ops . softreset ( link , class , deadline ) ;
return ret ;
}
2013-10-15 06:44:54 +04:00
static struct ata_port_operations ahci_imx_ops = {
2014-02-22 19:53:37 +04:00
. inherits = & ahci_ops ,
. host_stop = ahci_imx_host_stop ,
2013-10-15 06:44:54 +04:00
. error_handler = ahci_imx_error_handler ,
2013-11-25 12:47:02 +04:00
. softreset = ahci_imx_softreset ,
2013-10-15 06:44:54 +04:00
} ;
static const struct ata_port_info ahci_imx_port_info = {
. flags = AHCI_FLAG_COMMON ,
. pio_mask = ATA_PIO4 ,
. udma_mask = ATA_UDMA6 ,
. port_ops = & ahci_imx_ops ,
2013-07-24 10:15:29 +04:00
} ;
static const struct of_device_id imx_ahci_of_match [ ] = {
2013-11-25 12:47:02 +04:00
{ . compatible = " fsl,imx53-ahci " , . data = ( void * ) AHCI_IMX53 } ,
{ . compatible = " fsl,imx6q-ahci " , . data = ( void * ) AHCI_IMX6Q } ,
2013-07-24 10:15:29 +04:00
{ } ,
} ;
MODULE_DEVICE_TABLE ( of , imx_ahci_of_match ) ;
2014-06-24 14:19:37 +04:00
struct reg_value {
u32 of_value ;
u32 reg_value ;
} ;
struct reg_property {
const char * name ;
const struct reg_value * values ;
size_t num_values ;
u32 def_value ;
2014-06-24 14:19:47 +04:00
u32 set_value ;
2014-06-24 14:19:37 +04:00
} ;
static const struct reg_value gpr13_tx_level [ ] = {
{ 937 , IMX6Q_GPR13_SATA_TX_LVL_0_937_V } ,
{ 947 , IMX6Q_GPR13_SATA_TX_LVL_0_947_V } ,
{ 957 , IMX6Q_GPR13_SATA_TX_LVL_0_957_V } ,
{ 966 , IMX6Q_GPR13_SATA_TX_LVL_0_966_V } ,
{ 976 , IMX6Q_GPR13_SATA_TX_LVL_0_976_V } ,
{ 986 , IMX6Q_GPR13_SATA_TX_LVL_0_986_V } ,
{ 996 , IMX6Q_GPR13_SATA_TX_LVL_0_996_V } ,
{ 1005 , IMX6Q_GPR13_SATA_TX_LVL_1_005_V } ,
{ 1015 , IMX6Q_GPR13_SATA_TX_LVL_1_015_V } ,
{ 1025 , IMX6Q_GPR13_SATA_TX_LVL_1_025_V } ,
{ 1035 , IMX6Q_GPR13_SATA_TX_LVL_1_035_V } ,
{ 1045 , IMX6Q_GPR13_SATA_TX_LVL_1_045_V } ,
{ 1054 , IMX6Q_GPR13_SATA_TX_LVL_1_054_V } ,
{ 1064 , IMX6Q_GPR13_SATA_TX_LVL_1_064_V } ,
{ 1074 , IMX6Q_GPR13_SATA_TX_LVL_1_074_V } ,
{ 1084 , IMX6Q_GPR13_SATA_TX_LVL_1_084_V } ,
{ 1094 , IMX6Q_GPR13_SATA_TX_LVL_1_094_V } ,
{ 1104 , IMX6Q_GPR13_SATA_TX_LVL_1_104_V } ,
{ 1113 , IMX6Q_GPR13_SATA_TX_LVL_1_113_V } ,
{ 1123 , IMX6Q_GPR13_SATA_TX_LVL_1_123_V } ,
{ 1133 , IMX6Q_GPR13_SATA_TX_LVL_1_133_V } ,
{ 1143 , IMX6Q_GPR13_SATA_TX_LVL_1_143_V } ,
{ 1152 , IMX6Q_GPR13_SATA_TX_LVL_1_152_V } ,
{ 1162 , IMX6Q_GPR13_SATA_TX_LVL_1_162_V } ,
{ 1172 , IMX6Q_GPR13_SATA_TX_LVL_1_172_V } ,
{ 1182 , IMX6Q_GPR13_SATA_TX_LVL_1_182_V } ,
{ 1191 , IMX6Q_GPR13_SATA_TX_LVL_1_191_V } ,
{ 1201 , IMX6Q_GPR13_SATA_TX_LVL_1_201_V } ,
{ 1211 , IMX6Q_GPR13_SATA_TX_LVL_1_211_V } ,
{ 1221 , IMX6Q_GPR13_SATA_TX_LVL_1_221_V } ,
{ 1230 , IMX6Q_GPR13_SATA_TX_LVL_1_230_V } ,
{ 1240 , IMX6Q_GPR13_SATA_TX_LVL_1_240_V }
} ;
static const struct reg_value gpr13_tx_boost [ ] = {
{ 0 , IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB } ,
{ 370 , IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB } ,
{ 740 , IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB } ,
{ 1110 , IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB } ,
{ 1480 , IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB } ,
{ 1850 , IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB } ,
{ 2220 , IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB } ,
{ 2590 , IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB } ,
{ 2960 , IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB } ,
{ 3330 , IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB } ,
{ 3700 , IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB } ,
{ 4070 , IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB } ,
{ 4440 , IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB } ,
{ 4810 , IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB } ,
{ 5280 , IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB } ,
{ 5750 , IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB }
} ;
static const struct reg_value gpr13_tx_atten [ ] = {
{ 8 , IMX6Q_GPR13_SATA_TX_ATTEN_8_16 } ,
{ 9 , IMX6Q_GPR13_SATA_TX_ATTEN_9_16 } ,
{ 10 , IMX6Q_GPR13_SATA_TX_ATTEN_10_16 } ,
{ 12 , IMX6Q_GPR13_SATA_TX_ATTEN_12_16 } ,
{ 14 , IMX6Q_GPR13_SATA_TX_ATTEN_14_16 } ,
{ 16 , IMX6Q_GPR13_SATA_TX_ATTEN_16_16 } ,
} ;
static const struct reg_value gpr13_rx_eq [ ] = {
{ 500 , IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB } ,
{ 1000 , IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB } ,
{ 1500 , IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB } ,
{ 2000 , IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB } ,
{ 2500 , IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB } ,
{ 3000 , IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB } ,
{ 3500 , IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB } ,
{ 4000 , IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB } ,
} ;
static const struct reg_property gpr13_props [ ] = {
{
. name = " fsl,transmit-level-mV " ,
. values = gpr13_tx_level ,
. num_values = ARRAY_SIZE ( gpr13_tx_level ) ,
. def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V ,
} , {
. name = " fsl,transmit-boost-mdB " ,
. values = gpr13_tx_boost ,
. num_values = ARRAY_SIZE ( gpr13_tx_boost ) ,
. def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB ,
} , {
. name = " fsl,transmit-atten-16ths " ,
. values = gpr13_tx_atten ,
. num_values = ARRAY_SIZE ( gpr13_tx_atten ) ,
. def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16 ,
} , {
. name = " fsl,receive-eq-mdB " ,
. values = gpr13_rx_eq ,
. num_values = ARRAY_SIZE ( gpr13_rx_eq ) ,
. def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB ,
2014-06-24 14:19:47 +04:00
} , {
. name = " fsl,no-spread-spectrum " ,
. def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN ,
. set_value = 0 ,
2014-06-24 14:19:37 +04:00
} ,
} ;
static u32 imx_ahci_parse_props ( struct device * dev ,
const struct reg_property * prop , size_t num )
{
struct device_node * np = dev - > of_node ;
u32 reg_value = 0 ;
int i , j ;
for ( i = 0 ; i < num ; i + + , prop + + ) {
u32 of_val ;
2014-06-24 14:19:47 +04:00
if ( prop - > num_values = = 0 ) {
if ( of_property_read_bool ( np , prop - > name ) )
reg_value | = prop - > set_value ;
else
reg_value | = prop - > def_value ;
continue ;
}
2014-06-24 14:19:37 +04:00
if ( of_property_read_u32 ( np , prop - > name , & of_val ) ) {
dev_info ( dev , " %s not specified, using %08x \n " ,
prop - > name , prop - > def_value ) ;
reg_value | = prop - > def_value ;
continue ;
}
for ( j = 0 ; j < prop - > num_values ; j + + ) {
if ( prop - > values [ j ] . of_value = = of_val ) {
dev_info ( dev , " %s value %u, using %08x \n " ,
prop - > name , of_val , prop - > values [ j ] . reg_value ) ;
reg_value | = prop - > values [ j ] . reg_value ;
break ;
}
}
if ( j = = prop - > num_values ) {
dev_err ( dev , " DT property %s is not a valid value \n " ,
prop - > name ) ;
reg_value | = prop - > def_value ;
}
}
return reg_value ;
}
2015-01-29 02:30:29 +03:00
static struct scsi_host_template ahci_platform_sht = {
AHCI_SHT ( DRV_NAME ) ,
} ;
2013-07-24 10:15:29 +04:00
static int imx_ahci_probe ( struct platform_device * pdev )
{
struct device * dev = & pdev - > dev ;
const struct of_device_id * of_id ;
2014-02-22 19:53:37 +04:00
struct ahci_host_priv * hpriv ;
2013-07-24 10:15:29 +04:00
struct imx_ahci_priv * imxpriv ;
2014-02-22 19:53:37 +04:00
unsigned int reg_val ;
2013-07-24 10:15:29 +04:00
int ret ;
2013-11-25 12:47:02 +04:00
of_id = of_match_device ( imx_ahci_of_match , dev ) ;
if ( ! of_id )
return - EINVAL ;
2013-07-24 10:15:29 +04:00
imxpriv = devm_kzalloc ( dev , sizeof ( * imxpriv ) , GFP_KERNEL ) ;
2014-02-22 19:53:37 +04:00
if ( ! imxpriv )
2013-07-24 10:15:29 +04:00
return - ENOMEM ;
2014-05-04 17:48:06 +04:00
imxpriv - > ahci_pdev = pdev ;
2013-10-15 06:44:54 +04:00
imxpriv - > no_device = false ;
imxpriv - > first_time = true ;
2014-02-22 19:53:37 +04:00
imxpriv - > type = ( enum ahci_imx_type ) of_id - > data ;
2014-05-28 19:05:39 +04:00
imxpriv - > sata_clk = devm_clk_get ( dev , " sata " ) ;
if ( IS_ERR ( imxpriv - > sata_clk ) ) {
dev_err ( dev , " can't get sata clock. \n " ) ;
return PTR_ERR ( imxpriv - > sata_clk ) ;
}
imxpriv - > sata_ref_clk = devm_clk_get ( dev , " sata_ref " ) ;
if ( IS_ERR ( imxpriv - > sata_ref_clk ) ) {
dev_err ( dev , " can't get sata_ref clock. \n " ) ;
return PTR_ERR ( imxpriv - > sata_ref_clk ) ;
}
2013-07-24 10:15:29 +04:00
imxpriv - > ahb_clk = devm_clk_get ( dev , " ahb " ) ;
if ( IS_ERR ( imxpriv - > ahb_clk ) ) {
dev_err ( dev , " can't get ahb clock. \n " ) ;
2014-02-22 19:53:37 +04:00
return PTR_ERR ( imxpriv - > ahb_clk ) ;
2013-07-24 10:15:29 +04:00
}
2014-02-22 19:53:37 +04:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
2014-06-24 14:19:37 +04:00
u32 reg_value ;
2014-02-22 19:53:37 +04:00
imxpriv - > gpr = syscon_regmap_lookup_by_compatible (
" fsl,imx6q-iomuxc-gpr " ) ;
if ( IS_ERR ( imxpriv - > gpr ) ) {
dev_err ( dev ,
" failed to find fsl,imx6q-iomux-gpr regmap \n " ) ;
return PTR_ERR ( imxpriv - > gpr ) ;
2013-11-25 12:47:02 +04:00
}
2014-06-24 14:19:37 +04:00
reg_value = imx_ahci_parse_props ( dev , gpr13_props ,
ARRAY_SIZE ( gpr13_props ) ) ;
imxpriv - > phy_params =
IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
reg_value ;
2013-11-25 12:47:02 +04:00
}
2014-02-22 19:53:37 +04:00
hpriv = ahci_platform_get_resources ( pdev ) ;
if ( IS_ERR ( hpriv ) )
return PTR_ERR ( hpriv ) ;
hpriv - > plat_data = imxpriv ;
2013-07-24 10:15:29 +04:00
2014-05-28 19:05:39 +04:00
ret = clk_prepare_enable ( imxpriv - > sata_clk ) ;
2014-02-22 19:53:37 +04:00
if ( ret )
return ret ;
2013-07-24 10:15:29 +04:00
2014-05-28 19:05:39 +04:00
ret = imx_sata_enable ( hpriv ) ;
if ( ret )
goto disable_clk ;
2014-02-22 19:53:37 +04:00
/*
* Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL ,
2014-05-04 17:48:05 +04:00
* and IP vendor specific register IMX_TIMER1MS .
2014-02-22 19:53:37 +04:00
* Configure CAP_SSS ( support stagered spin up ) .
* Implement the port0 .
* Get the ahb clock rate , and configure the TIMER1MS register .
*/
reg_val = readl ( hpriv - > mmio + HOST_CAP ) ;
if ( ! ( reg_val & HOST_CAP_SSS ) ) {
reg_val | = HOST_CAP_SSS ;
writel ( reg_val , hpriv - > mmio + HOST_CAP ) ;
}
reg_val = readl ( hpriv - > mmio + HOST_PORTS_IMPL ) ;
if ( ! ( reg_val & 0x1 ) ) {
reg_val | = 0x1 ;
writel ( reg_val , hpriv - > mmio + HOST_PORTS_IMPL ) ;
2013-07-24 10:15:29 +04:00
}
2014-02-22 19:53:37 +04:00
reg_val = clk_get_rate ( imxpriv - > ahb_clk ) / 1000 ;
2014-05-04 17:48:05 +04:00
writel ( reg_val , hpriv - > mmio + IMX_TIMER1MS ) ;
2013-07-24 10:15:29 +04:00
2015-01-29 02:30:29 +03:00
ret = ahci_platform_init_host ( pdev , hpriv , & ahci_imx_port_info ,
& ahci_platform_sht ) ;
2014-02-22 19:53:37 +04:00
if ( ret )
2014-05-28 19:05:39 +04:00
goto disable_sata ;
return 0 ;
2013-07-24 10:15:29 +04:00
2014-05-28 19:05:39 +04:00
disable_sata :
imx_sata_disable ( hpriv ) ;
disable_clk :
clk_disable_unprepare ( imxpriv - > sata_clk ) ;
2014-02-22 19:53:37 +04:00
return ret ;
}
2013-11-25 12:47:02 +04:00
2014-02-22 19:53:37 +04:00
static void ahci_imx_host_stop ( struct ata_host * host )
{
struct ahci_host_priv * hpriv = host - > private_data ;
2014-05-28 19:05:39 +04:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-11-25 12:47:01 +04:00
2014-02-22 19:53:37 +04:00
imx_sata_disable ( hpriv ) ;
2014-05-28 19:05:39 +04:00
clk_disable_unprepare ( imxpriv - > sata_clk ) ;
2014-02-22 19:53:37 +04:00
}
2013-07-24 10:15:29 +04:00
2014-03-05 23:17:49 +04:00
# ifdef CONFIG_PM_SLEEP
2014-02-22 19:53:37 +04:00
static int imx_ahci_suspend ( struct device * dev )
{
struct ata_host * host = dev_get_drvdata ( dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
int ret ;
2013-07-24 10:15:29 +04:00
2014-02-22 19:53:37 +04:00
ret = ahci_platform_suspend_host ( dev ) ;
if ( ret )
2013-07-24 10:15:29 +04:00
return ret ;
2014-02-22 19:53:37 +04:00
imx_sata_disable ( hpriv ) ;
2013-07-24 10:15:29 +04:00
return 0 ;
}
2014-02-22 19:53:37 +04:00
static int imx_ahci_resume ( struct device * dev )
2013-07-24 10:15:29 +04:00
{
2014-02-22 19:53:37 +04:00
struct ata_host * host = dev_get_drvdata ( dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
int ret ;
2013-07-24 10:15:29 +04:00
2014-02-22 19:53:37 +04:00
ret = imx_sata_enable ( hpriv ) ;
if ( ret )
return ret ;
return ahci_platform_resume_host ( dev ) ;
2013-07-24 10:15:29 +04:00
}
2014-03-05 23:17:49 +04:00
# endif
2013-07-24 10:15:29 +04:00
2014-02-22 19:53:37 +04:00
static SIMPLE_DEV_PM_OPS ( ahci_imx_pm_ops , imx_ahci_suspend , imx_ahci_resume ) ;
2013-07-24 10:15:29 +04:00
static struct platform_driver imx_ahci_driver = {
. probe = imx_ahci_probe ,
2014-02-22 19:53:37 +04:00
. remove = ata_platform_remove_one ,
2013-07-24 10:15:29 +04:00
. driver = {
2015-01-29 02:30:29 +03:00
. name = DRV_NAME ,
2013-07-24 10:15:29 +04:00
. of_match_table = imx_ahci_of_match ,
2014-02-22 19:53:37 +04:00
. pm = & ahci_imx_pm_ops ,
2013-07-24 10:15:29 +04:00
} ,
} ;
module_platform_driver ( imx_ahci_driver ) ;
MODULE_DESCRIPTION ( " Freescale i.MX AHCI SATA platform driver " ) ;
MODULE_AUTHOR ( " Richard Zhu <Hong-Xing.Zhu@freescale.com> " ) ;
MODULE_LICENSE ( " GPL " ) ;
MODULE_ALIAS ( " ahci:imx " ) ;