2007-07-09 22:06:53 +01:00
/*
* Copyright ( C ) 1999 , 2000 Arm Limited
* Copyright ( C ) 2000 Deep Blue Solutions Ltd
* Copyright ( C ) 2002 Shane Nay ( shane @ minirl . com )
* Copyright 2005 - 2007 Freescale Semiconductor , Inc . All Rights Reserved .
* - add MX31 specific definitions
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*/
# include <linux/mm.h>
# include <linux/init.h>
2009-02-08 02:00:50 +01:00
# include <linux/err.h>
2007-07-09 22:06:53 +01:00
# include <asm/pgtable.h>
# include <asm/mach/map.h>
2009-02-08 02:00:50 +01:00
# include <asm/hardware/cache-l2x0.h>
2008-08-05 16:14:15 +01:00
# include <mach/common.h>
2009-02-08 02:00:50 +01:00
# include <mach/hardware.h>
2009-06-04 11:16:22 +02:00
# include <mach/iomux-v3.h>
2011-02-17 14:43:48 +01:00
# include <mach/gpio.h>
# include <mach/irqs.h>
2007-07-09 22:06:53 +01:00
2010-11-12 10:11:42 +01:00
# ifdef CONFIG_SOC_IMX31
2010-10-25 15:38:09 +02:00
static struct map_desc mx31_io_desc [ ] __initdata = {
imx_map_entry ( MX31 , X_MEMC , MT_DEVICE ) ,
imx_map_entry ( MX31 , AVIC , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX31 , AIPS1 , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX31 , AIPS2 , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX31 , SPBA0 , MT_DEVICE_NONSHARED ) ,
2007-07-09 22:06:53 +01:00
} ;
2010-10-25 15:38:09 +02:00
/*
2007-07-09 22:06:53 +01:00
* This function initializes the memory map . It is called during the
* system startup to create static physical to virtual memory mappings
* for the IO modules .
*/
2009-04-02 22:32:10 +02:00
void __init mx31_map_io ( void )
2011-02-07 16:35:20 +01:00
{
iotable_init ( mx31_io_desc , ARRAY_SIZE ( mx31_io_desc ) ) ;
}
void __init imx31_init_early ( void )
2007-07-09 22:06:53 +01:00
{
2009-04-02 22:32:10 +02:00
mxc_set_cpu_type ( MXC_CPU_MX31 ) ;
2010-10-22 14:49:45 +02:00
mxc_arch_reset_init ( MX31_IO_ADDRESS ( MX31_WDOG_BASE_ADDR ) ) ;
2009-04-02 22:32:10 +02:00
}
2010-11-11 18:50:50 +01:00
2011-02-17 14:43:48 +01:00
static struct mxc_gpio_port imx31_gpio_ports [ ] = {
DEFINE_IMX_GPIO_PORT_IRQ ( MX31 , 0 , 1 , MX31_INT_GPIO1 ) ,
DEFINE_IMX_GPIO_PORT_IRQ ( MX31 , 1 , 2 , MX31_INT_GPIO2 ) ,
DEFINE_IMX_GPIO_PORT_IRQ ( MX31 , 2 , 3 , MX31_INT_GPIO3 ) ,
} ;
2010-11-11 18:50:50 +01:00
void __init mx31_init_irq ( void )
{
mxc_init_irq ( MX31_IO_ADDRESS ( MX31_AVIC_BASE_ADDR ) ) ;
2011-02-17 14:43:48 +01:00
mxc_gpio_init ( imx31_gpio_ports , ARRAY_SIZE ( imx31_gpio_ports ) ) ;
2010-11-11 18:50:50 +01:00
}
2010-11-12 10:11:42 +01:00
# endif /* ifdef CONFIG_SOC_IMX31 */
2009-04-02 22:32:10 +02:00
2010-11-12 10:11:42 +01:00
# ifdef CONFIG_SOC_IMX35
2010-10-25 15:38:09 +02:00
static struct map_desc mx35_io_desc [ ] __initdata = {
imx_map_entry ( MX35 , X_MEMC , MT_DEVICE ) ,
imx_map_entry ( MX35 , AVIC , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX35 , AIPS1 , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX35 , AIPS2 , MT_DEVICE_NONSHARED ) ,
imx_map_entry ( MX35 , SPBA0 , MT_DEVICE_NONSHARED ) ,
} ;
2009-04-02 22:32:10 +02:00
void __init mx35_map_io ( void )
2011-02-07 16:35:20 +01:00
{
iotable_init ( mx35_io_desc , ARRAY_SIZE ( mx35_io_desc ) ) ;
}
void __init imx35_init_early ( void )
2009-04-02 22:32:10 +02:00
{
mxc_set_cpu_type ( MXC_CPU_MX35 ) ;
2010-10-22 14:49:45 +02:00
mxc_iomux_v3_init ( MX35_IO_ADDRESS ( MX35_IOMUXC_BASE_ADDR ) ) ;
2010-11-12 08:27:14 +01:00
mxc_arch_reset_init ( MX35_IO_ADDRESS ( MX35_WDOG_BASE_ADDR ) ) ;
2007-07-09 22:06:53 +01:00
}
2009-05-25 17:36:19 +02:00
2011-02-17 14:43:48 +01:00
static struct mxc_gpio_port imx35_gpio_ports [ ] = {
DEFINE_IMX_GPIO_PORT_IRQ ( MX35 , 0 , 1 , MX35_INT_GPIO1 ) ,
DEFINE_IMX_GPIO_PORT_IRQ ( MX35 , 1 , 2 , MX35_INT_GPIO2 ) ,
DEFINE_IMX_GPIO_PORT_IRQ ( MX35 , 2 , 3 , MX35_INT_GPIO3 ) ,
} ;
2009-05-25 17:36:19 +02:00
void __init mx35_init_irq ( void )
{
2010-11-11 18:50:50 +01:00
mxc_init_irq ( MX35_IO_ADDRESS ( MX35_AVIC_BASE_ADDR ) ) ;
2011-02-17 14:43:48 +01:00
mxc_gpio_init ( imx35_gpio_ports , ARRAY_SIZE ( imx35_gpio_ports ) ) ;
2009-05-25 17:36:19 +02:00
}
2010-11-12 10:11:42 +01:00
# endif /* ifdef CONFIG_SOC_IMX35 */
2009-05-25 17:36:19 +02:00
2009-02-08 02:00:50 +01:00
# ifdef CONFIG_CACHE_L2X0
static int mxc_init_l2x0 ( void )
{
void __iomem * l2x0_base ;
2010-09-22 09:42:15 +02:00
void __iomem * clkctl_base ;
/*
* First of all , we must repair broken chip settings . There are some
* i . MX35 CPUs in the wild , comming with bogus L2 cache settings . These
* misconfigured CPUs will run amok immediately when the L2 cache gets enabled .
* Workaraound is to setup the correct register setting prior enabling the
* L2 cache . This should not hurt already working CPUs , as they are using the
* same value
*/
# define L2_MEM_VAL 0x10
clkctl_base = ioremap ( MX35_CLKCTL_BASE_ADDR , 4096 ) ;
if ( clkctl_base ! = NULL ) {
writel ( 0x00000515 , clkctl_base + L2_MEM_VAL ) ;
iounmap ( clkctl_base ) ;
} else {
pr_err ( " L2 cache: Cannot fix timing. Trying to continue without \n " ) ;
}
2009-02-08 02:00:50 +01:00
2010-10-22 14:49:45 +02:00
l2x0_base = ioremap ( MX3x_L2CC_BASE_ADDR , 4096 ) ;
2009-02-08 02:00:50 +01:00
if ( IS_ERR ( l2x0_base ) ) {
printk ( KERN_ERR " remapping L2 cache area failed with %ld \n " ,
PTR_ERR ( l2x0_base ) ) ;
return 0 ;
}
l2x0_init ( l2x0_base , 0x00030024 , 0x00000000 ) ;
return 0 ;
}
arch_initcall ( mxc_init_l2x0 ) ;
# endif