2008-03-04 18:09:28 -08:00
/******************************************************************************
*
* This file is provided under a dual BSD / GPLv2 license . When using or
* redistributing this file , you may do so under either license .
*
* GPL LICENSE SUMMARY
*
2009-01-08 10:20:02 -08:00
* Copyright ( c ) 2005 - 2009 Intel Corporation . All rights reserved .
2008-03-04 18:09:28 -08:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of version 2 of the GNU General Public License as
* published by the Free Software Foundation .
*
* This program is distributed in the hope that it will be useful , but
* WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the GNU
* General Public License for more details .
*
* You should have received a copy of the GNU General Public License
* along with this program ; if not , write to the Free Software
* Foundation , Inc . , 51 Franklin Street , Fifth Floor , Boston , MA 02110 ,
* USA
*
* The full GNU General Public License is included in this distribution
* in the file called LICENSE . GPL .
*
* Contact Information :
2008-12-09 11:28:58 -08:00
* Intel Linux Wireless < ilw @ linux . intel . com >
2008-03-04 18:09:28 -08:00
* Intel Corporation , 5200 N . E . Elam Young Parkway , Hillsboro , OR 97124 - 6497
*
* BSD LICENSE
*
2009-01-08 10:20:02 -08:00
* Copyright ( c ) 2005 - 2009 Intel Corporation . All rights reserved .
2008-03-04 18:09:28 -08:00
* All rights reserved .
*
* Redistribution and use in source and binary forms , with or without
* modification , are permitted provided that the following conditions
* are met :
*
* * Redistributions of source code must retain the above copyright
* notice , this list of conditions and the following disclaimer .
* * Redistributions in binary form must reproduce the above copyright
* notice , this list of conditions and the following disclaimer in
* the documentation and / or other materials provided with the
* distribution .
* * Neither the name Intel Corporation nor the names of its
* contributors may be used to endorse or promote products derived
* from this software without specific prior written permission .
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
* " AS IS " AND ANY EXPRESS OR IMPLIED WARRANTIES , INCLUDING , BUT NOT
* LIMITED TO , THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
* A PARTICULAR PURPOSE ARE DISCLAIMED . IN NO EVENT SHALL THE COPYRIGHT
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT , INDIRECT , INCIDENTAL ,
* SPECIAL , EXEMPLARY , OR CONSEQUENTIAL DAMAGES ( INCLUDING , BUT NOT
* LIMITED TO , PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES ; LOSS OF USE ,
* DATA , OR PROFITS ; OR BUSINESS INTERRUPTION ) HOWEVER CAUSED AND ON ANY
* THEORY OF LIABILITY , WHETHER IN CONTRACT , STRICT LIABILITY , OR TORT
* ( INCLUDING NEGLIGENCE OR OTHERWISE ) ARISING IN ANY WAY OUT OF THE USE
* OF THIS SOFTWARE , EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE .
*
* * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * */
2008-10-15 11:06:23 -07:00
# ifndef __iwl_csr_h__
# define __iwl_csr_h__
2009-11-13 11:56:38 -08:00
/*
* CSR ( control and status registers )
*
* CSR registers are mapped directly into PCI bus space , and are accessible
* whenever platform supplies power to device , even when device is in
* low power states due to driver - invoked device resets
* ( e . g . CSR_RESET_REG_FLAG_SW_RESET ) or uCode - driven power - saving modes .
*
* Use iwl_write32 ( ) and iwl_read32 ( ) family to access these registers ;
* these provide simple PCI bus access , without waking up the MAC .
* Do not use iwl_write_direct32 ( ) family for these registers ;
* no need to " grab nic access " via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ .
* The MAC ( uCode processor , etc . ) does not need to be powered up for accessing
* the CSR registers .
*
* NOTE : Newer devices using one - time - programmable ( OTP ) memory
* require device to be awake in order to read this memory
* via CSR_EEPROM and CSR_OTP registers
*/
2008-03-04 18:09:28 -08:00
# define CSR_BASE (0x000)
# define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
2009-11-13 11:56:38 -08:00
# define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
2008-03-04 18:09:28 -08:00
# define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
# define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
# define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
# define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
# define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
# define CSR_GP_CNTRL (CSR_BASE+0x024)
2009-11-13 11:56:38 -08:00
/* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
# define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
2008-03-04 18:09:28 -08:00
/*
* Hardware revision info
* Bit fields :
* 31 - 8 : Reserved
2009-11-13 11:56:38 -08:00
* 7 - 4 : Type of device : see CSR_HW_REV_TYPE_xxx definitions
2008-03-04 18:09:28 -08:00
* 3 - 2 : Revision step : 0 = A , 1 = B , 2 = C , 3 = D
2009-11-13 11:56:38 -08:00
* 1 - 0 : " Dash " ( - ) value , as in A - 1 , etc .
2008-03-04 18:09:28 -08:00
*
* NOTE : Revision step affects calculation of CCK txpower for 4965.
2009-11-13 11:56:38 -08:00
* NOTE : See also CSR_HW_REV_WA_REG ( work - around for bug in 4965 ) .
2008-03-04 18:09:28 -08:00
*/
# define CSR_HW_REV (CSR_BASE+0x028)
2009-11-13 11:56:38 -08:00
/*
* EEPROM and OTP ( one - time - programmable ) memory reads
*
* NOTE : For ( newer ) devices using OTP , device must be awake , initialized via
* apm_ops . init ( ) in order to read . Older devices ( 3945 / 4965 / 5000 )
* use EEPROM and do not require this .
*/
2008-03-04 18:09:28 -08:00
# define CSR_EEPROM_REG (CSR_BASE+0x02c)
# define CSR_EEPROM_GP (CSR_BASE+0x030)
2009-05-22 11:01:46 -07:00
# define CSR_OTP_GP_REG (CSR_BASE+0x034)
2009-11-13 11:56:38 -08:00
2008-05-29 16:34:56 +08:00
# define CSR_GIO_REG (CSR_BASE+0x03C)
2009-07-31 14:28:07 -07:00
# define CSR_GP_UCODE_REG (CSR_BASE+0x048)
# define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
2009-11-13 11:56:38 -08:00
/*
* UCODE - DRIVER GP ( general purpose ) mailbox registers .
* SET / CLR registers set / clear bit ( s ) if " 1 " is written .
*/
2008-03-04 18:09:28 -08:00
# define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
# define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
# define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
# define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
2009-11-13 11:56:38 -08:00
2008-03-25 16:33:36 -07:00
# define CSR_LED_REG (CSR_BASE+0x094)
2009-05-22 11:01:50 -07:00
# define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
2009-11-13 11:56:38 -08:00
/* GIO Chicken Bits (PCI Express bus link power management) */
2008-05-29 16:34:56 +08:00
# define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
2008-03-04 18:09:28 -08:00
2008-04-17 16:03:38 -07:00
/* Analog phase-lock-loop configuration */
2008-03-04 18:09:28 -08:00
# define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
2009-11-13 11:56:38 -08:00
2008-03-04 18:09:28 -08:00
/*
2009-11-13 11:56:38 -08:00
* CSR Hardware Revision Workaround Register . Indicates hardware rev ;
* " step " determines CCK backoff for txpower calculation . Used for 4965 only .
* See also CSR_HW_REV register .
2008-03-04 18:09:28 -08:00
* Bit fields :
* 3 - 2 : 0 = A , 1 = B , 2 = C , 3 = D step
2009-11-13 11:56:38 -08:00
* 1 - 0 : " Dash " ( - ) value , as in C - 1 , etc .
2008-03-04 18:09:28 -08:00
*/
2009-10-16 14:25:56 -07:00
# define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
2009-11-13 11:56:38 -08:00
2009-10-16 14:25:56 -07:00
# define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
# define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
2008-03-04 18:09:28 -08:00
/* Bits for CSR_HW_IF_CONFIG_REG */
# define CSR49_HW_IF_CONFIG_REG_BIT_4965_R (0x00000010)
2008-04-24 11:55:19 -07:00
# define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
# define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
# define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
2008-03-04 18:09:28 -08:00
# define CSR39_HW_IF_CONFIG_REG_BIT_3945_MB (0x00000100)
# define CSR39_HW_IF_CONFIG_REG_BIT_3945_MM (0x00000200)
# define CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400)
# define CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800)
# define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000)
# define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000)
2009-11-13 11:56:38 -08:00
# define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
# define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
# define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
# define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
# define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
2008-08-04 16:00:39 +08:00
2009-05-22 11:01:52 -07:00
# define CSR_INT_PERIODIC_DIS (0x00)
# define CSR_INT_PERIODIC_ENA (0xFF)
2008-03-04 18:09:28 -08:00
/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
* acknowledged ( reset ) by host writing " 1 " to flagged bits . */
# define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
# define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
2009-05-22 11:01:52 -07:00
# define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
2008-03-04 18:09:28 -08:00
# define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
# define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
# define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
# define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
# define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
# define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */
# define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
# define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
# define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
CSR_INT_BIT_HW_ERR | \
CSR_INT_BIT_FH_TX | \
CSR_INT_BIT_SW_ERR | \
CSR_INT_BIT_RF_KILL | \
CSR_INT_BIT_SW_RX | \
CSR_INT_BIT_WAKEUP | \
CSR_INT_BIT_ALIVE )
/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
# define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
# define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
# define CSR39_FH_INT_BIT_RX_CHNL2 (1 << 18) /* Rx channel 2 (3945 only) */
# define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
# define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
# define CSR39_FH_INT_BIT_TX_CHNL6 (1 << 6) /* Tx channel 6 (3945 only) */
# define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
# define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
# define CSR39_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
CSR39_FH_INT_BIT_RX_CHNL2 | \
CSR_FH_INT_BIT_RX_CHNL1 | \
CSR_FH_INT_BIT_RX_CHNL0 )
# define CSR39_FH_INT_TX_MASK (CSR39_FH_INT_BIT_TX_CHNL6 | \
CSR_FH_INT_BIT_TX_CHNL1 | \
CSR_FH_INT_BIT_TX_CHNL0 )
# define CSR49_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
CSR_FH_INT_BIT_RX_CHNL1 | \
CSR_FH_INT_BIT_RX_CHNL0 )
# define CSR49_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
CSR_FH_INT_BIT_TX_CHNL0 )
2008-04-16 16:34:49 -07:00
/* GPIO */
# define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
# define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
# define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
2008-03-04 18:09:28 -08:00
/* RESET */
# define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
# define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
# define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
# define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
# define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
2009-10-16 14:25:56 -07:00
# define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
2008-03-04 18:09:28 -08:00
2009-11-13 11:56:38 -08:00
/*
* GP ( general purpose ) CONTROL REGISTER
* Bit fields :
* 27 : HW_RF_KILL_SW
* Indicates state of ( platform ' s ) hardware RF - Kill switch
* 26 - 24 : POWER_SAVE_TYPE
* Indicates current power - saving mode :
* 000 - - No power saving
* 001 - - MAC power - down
* 010 - - PHY ( radio ) power - down
* 011 - - Error
* 9 - 6 : SYS_CONFIG
* Indicates current system configuration , reflecting pins on chip
* as forced high / low by device circuit board .
* 4 : GOING_TO_SLEEP
* Indicates MAC is entering a power - saving sleep power - down .
* Not a good time to access device - internal resources .
* 3 : MAC_ACCESS_REQ
* Host sets this to request and maintain MAC wakeup , to allow host
* access to device - internal resources . Host must wait for
* MAC_CLOCK_READY ( and ! GOING_TO_SLEEP ) before accessing non - CSR
* device registers .
* 2 : INIT_DONE
* Host sets this to put device into fully operational D0 power mode .
* Host resets this after SW_RESET to put device into low power mode .
* 0 : MAC_CLOCK_READY
* Indicates MAC ( ucode processor , etc . ) is powered up and can run .
* Internal resources are accessible .
* NOTE : This does not indicate that the processor is actually running .
* NOTE : This does not indicate that 4965 or 3945 has completed
* init or post - power - down restore of internal SRAM memory .
* Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
* SRAM is restored and uCode is in normal operation mode .
* Later devices ( 5 xxx / 6 xxx / 1 xxx ) use non - volatile SRAM , and
* do not need to save / restore it .
* NOTE : After device reset , this bit remains " 0 " until host sets
* INIT_DONE
*/
2008-03-04 18:09:28 -08:00
# define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
# define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
# define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
# define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
# define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
# define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
# define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
# define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
2008-04-23 17:14:54 -07:00
/* HW REV */
# define CSR_HW_REV_TYPE_MSK (0x00000F0)
# define CSR_HW_REV_TYPE_3945 (0x00000D0)
# define CSR_HW_REV_TYPE_4965 (0x0000000)
2008-04-24 11:55:32 -07:00
# define CSR_HW_REV_TYPE_5300 (0x0000020)
# define CSR_HW_REV_TYPE_5350 (0x0000030)
# define CSR_HW_REV_TYPE_5100 (0x0000050)
# define CSR_HW_REV_TYPE_5150 (0x0000040)
2009-03-06 13:52:55 -08:00
# define CSR_HW_REV_TYPE_1000 (0x0000060)
2009-01-29 11:09:11 -08:00
# define CSR_HW_REV_TYPE_6x00 (0x0000070)
# define CSR_HW_REV_TYPE_6x50 (0x0000080)
2008-04-24 11:55:32 -07:00
# define CSR_HW_REV_TYPE_NONE (0x00000F0)
2008-04-23 17:14:54 -07:00
2008-03-04 18:09:28 -08:00
/* EEPROM REG */
# define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
# define CSR_EEPROM_REG_BIT_CMD (0x00000002)
2008-12-11 10:33:36 -08:00
# define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
# define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
2008-03-04 18:09:28 -08:00
/* EEPROM GP */
2009-11-13 11:56:38 -08:00
# define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
2008-03-04 18:09:28 -08:00
# define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
2009-11-13 11:56:38 -08:00
# define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
# define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
# define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
# define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
/* One-time-programmable memory general purpose reg */
2009-05-22 11:01:46 -07:00
# define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
# define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
# define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
# define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
2009-11-13 11:56:38 -08:00
/* GP REG */
2009-10-16 14:25:50 -07:00
# define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
# define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
# define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
# define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
# define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
2008-03-04 18:09:28 -08:00
2009-10-02 13:44:06 -07:00
2008-05-29 16:34:56 +08:00
/* CSR GIO */
# define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
2009-11-13 11:56:38 -08:00
/*
* UCODE - DRIVER GP ( general purpose ) mailbox register 1
* Host driver and uCode write and / or read this register to communicate with
* each other .
* Bit fields :
* 4 : UCODE_DISABLE
* Host sets this to request permanent halt of uCode , same as
* sending CARD_STATE command with " halt " bit set .
* 3 : CT_KILL_EXIT
* Host sets this to request exit from CT_KILL state , i . e . host thinks
* device temperature is low enough to continue normal operation .
* 2 : CMD_BLOCKED
* Host sets this during RF KILL power - down sequence ( HW , SW , CT KILL )
* to release uCode to clear all Tx and command queues , enter
* unassociated mode , and power down .
* NOTE : Some devices also use HBUS_TARG_MBX_C register for this bit .
* 1 : SW_BIT_RFKILL
* Host sets this when issuing CARD_STATE command to request
* device sleep .
* 0 : MAC_SLEEP
* uCode sets this when preparing a power - saving power - down .
* uCode resets this when power - up is complete and SRAM is sane .
* NOTE : 3945 / 4965 saves internal SRAM data to host when powering down ,
* and must restore this data after powering back up .
* MAC_SLEEP is the best indication that restore is complete .
* Later devices ( 5 xxx / 6 xxx / 1 xxx ) use non - volatile SRAM , and
* do not need to save / restore it .
*/
2008-03-04 18:09:28 -08:00
# define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
# define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
# define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
# define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
2009-07-31 14:28:07 -07:00
/* GP Driver */
# define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
# define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
# define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
# define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
2009-11-13 11:56:38 -08:00
/* GIO Chicken Bits (PCI Express bus link power management) */
2008-03-04 18:09:28 -08:00
# define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
# define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
2008-03-25 16:33:36 -07:00
/* LED */
# define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
# define CSR_LED_REG_TRUN_ON (0x78)
# define CSR_LED_REG_TRUN_OFF (0x38)
2008-04-17 16:03:38 -07:00
/* ANA_PLL */
# define CSR39_ANA_PLL_CFG_VAL (0x01000000)
# define CSR50_ANA_PLL_CFG_VAL (0x00880300)
2008-08-04 16:00:39 +08:00
/* HPET MEM debug */
# define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
2009-05-22 11:01:50 -07:00
/* DRAM INT TABLE */
# define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
# define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
2009-11-13 11:56:38 -08:00
/*
* HBUS ( Host - side Bus )
*
* HBUS registers are mapped directly into PCI bus space , but are used
* to indirectly access device ' s internal memory or registers that
* may be powered - down .
*
* Use iwl_write_direct32 ( ) / iwl_read_direct32 ( ) family for these registers ;
* host must " grab nic access " via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
* to make sure the MAC ( uCode processor , etc . ) is powered up for accessing
* internal resources .
*
* Do not use iwl_write32 ( ) / iwl_read32 ( ) family to access these registers ;
* these provide only simple PCI bus access , without waking up the MAC .
*/
2008-03-04 18:09:29 -08:00
# define HBUS_BASE (0x400)
2009-11-13 11:56:38 -08:00
2008-03-04 18:09:29 -08:00
/*
* Registers for accessing device ' s internal SRAM memory ( e . g . SCD SRAM
* structures , error log , event log , verifying uCode load ) .
* First write to address register , then read from or write to data register
* to complete the job . Once the address register is set up , accesses to
* data registers auto - increment the address by one dword .
* Bit usage for address registers ( read or write ) :
* 0 - 31 : memory address within device
*/
# define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
# define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
# define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
# define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
2009-11-13 11:56:38 -08:00
/* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
# define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
# define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
2008-03-04 18:09:29 -08:00
/*
* Registers for accessing device ' s internal peripheral registers
* ( e . g . SCD , BSM , etc . ) . First write to address register ,
* then read from or write to data register to complete the job .
* Bit usage for address registers ( read or write ) :
* 0 - 15 : register address ( offset ) within device
* 24 - 25 : ( # bytes - 1 ) to read or write ( e . g . 3 for dword )
*/
# define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
# define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
# define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
# define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
/*
2009-11-13 11:56:38 -08:00
* Per - Tx - queue write pointer ( index , really ! )
2008-03-04 18:09:29 -08:00
* Indicates index to next TFD that driver will fill ( 1 past latest filled ) .
* Bit usage :
* 0 - 7 : queue write index
* 11 - 8 : queue selector
*/
# define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
2008-10-15 11:06:23 -07:00
# endif /* !__iwl_csr_h__ */