2018-09-25 10:34:05 +03:00
/* SPDX-License-Identifier: GPL-2.0
*
2016-05-04 15:32:56 +03:00
* R - Car Gen3 Clock Pulse Generator
*
2018-07-11 14:54:30 +03:00
* Copyright ( C ) 2015 - 2018 Glider bvba
2016-05-04 15:32:56 +03:00
*
*/
# ifndef __CLK_RENESAS_RCAR_GEN3_CPG_H__
# define __CLK_RENESAS_RCAR_GEN3_CPG_H__
enum rcar_gen3_clk_types {
CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM ,
CLK_TYPE_GEN3_PLL0 ,
CLK_TYPE_GEN3_PLL1 ,
CLK_TYPE_GEN3_PLL2 ,
CLK_TYPE_GEN3_PLL3 ,
CLK_TYPE_GEN3_PLL4 ,
CLK_TYPE_GEN3_SD ,
CLK_TYPE_GEN3_R ,
2018-07-11 15:19:47 +03:00
CLK_TYPE_GEN3_MDSEL , /* Select parent/divider using mode pin */
2018-01-29 21:01:49 +03:00
CLK_TYPE_GEN3_Z ,
2018-01-29 21:01:50 +03:00
CLK_TYPE_GEN3_Z2 ,
2018-07-11 14:14:44 +03:00
CLK_TYPE_GEN3_OSC , /* OSC EXTAL predivider and fixed divider */
2018-07-11 14:54:30 +03:00
CLK_TYPE_GEN3_RCKSEL , /* Select parent/divider using RCKCR.CKSEL */
2018-09-01 23:12:28 +03:00
/* SoC specific definitions start here */
CLK_TYPE_GEN3_SOC_BASE ,
2016-05-04 15:32:56 +03:00
} ;
# define DEF_GEN3_SD(_name, _id, _parent, _offset) \
DEF_BASE ( _name , _id , CLK_TYPE_GEN3_SD , _parent , . offset = _offset )
2018-07-11 15:19:47 +03:00
# define DEF_GEN3_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \
DEF_BASE ( _name , _id , CLK_TYPE_GEN3_MDSEL , \
( _parent0 ) < < 16 | ( _parent1 ) , \
. div = ( _div0 ) < < 16 | ( _div1 ) , . offset = _md )
2017-07-19 18:39:54 +03:00
# define DEF_GEN3_PE(_name, _id, _parent_sscg, _div_sscg, _parent_clean, \
_div_clean ) \
2018-07-11 15:19:47 +03:00
DEF_GEN3_MDSEL ( _name , _id , 12 , _parent_sscg , _div_sscg , \
_parent_clean , _div_clean )
2018-07-11 14:14:44 +03:00
# define DEF_GEN3_OSC(_name, _id, _parent, _div) \
DEF_BASE ( _name , _id , CLK_TYPE_GEN3_OSC , _parent , . div = _div )
2017-07-19 18:39:54 +03:00
2018-07-11 14:54:30 +03:00
# define DEF_GEN3_RCKSEL(_name, _id, _parent0, _div0, _parent1, _div1) \
DEF_BASE ( _name , _id , CLK_TYPE_GEN3_RCKSEL , \
( _parent0 ) < < 16 | ( _parent1 ) , . div = ( _div0 ) < < 16 | ( _div1 ) )
2017-07-19 18:39:54 +03:00
2016-05-04 15:32:56 +03:00
struct rcar_gen3_cpg_pll_config {
2017-07-19 17:30:45 +03:00
u8 extal_div ;
u8 pll1_mult ;
u8 pll1_div ;
u8 pll3_mult ;
u8 pll3_div ;
2018-07-11 14:14:44 +03:00
u8 osc_prediv ;
2016-05-04 15:32:56 +03:00
} ;
# define CPG_RCKCR 0x240
struct clk * rcar_gen3_cpg_clk_register ( struct device * dev ,
const struct cpg_core_clk * core , const struct cpg_mssr_info * info ,
2017-06-21 23:24:15 +03:00
struct clk * * clks , void __iomem * base ,
struct raw_notifier_head * notifiers ) ;
2016-05-04 15:32:56 +03:00
int rcar_gen3_cpg_init ( const struct rcar_gen3_cpg_pll_config * config ,
2017-03-10 13:36:33 +03:00
unsigned int clk_extalr , u32 mode ) ;
2016-05-04 15:32:56 +03:00
# endif