2009-04-28 20:51:52 +05:30
/*
* OMAP4 SMP source file . It contains platform specific fucntions
* needed for the linux smp kernel .
*
* Copyright ( C ) 2009 Texas Instruments , Inc .
*
* Author :
* Santosh Shilimkar < santosh . shilimkar @ ti . com >
*
* Platform file needed for the OMAP4 SMP . This file is based on arm
* realview smp platform .
* * Copyright ( c ) 2002 ARM Limited .
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# include <linux/init.h>
# include <linux/device.h>
# include <linux/smp.h>
# include <linux/io.h>
2009-12-11 16:16:35 -08:00
# include <asm/cacheflush.h>
2011-04-03 13:01:30 +01:00
# include <asm/hardware/gic.h>
2009-04-28 20:51:52 +05:30
# include <asm/smp_scu.h>
2012-02-24 10:34:35 -08:00
2012-09-20 11:41:14 -07:00
# include "omap-secure.h"
2012-09-20 11:41:16 -07:00
# include "omap-wakeupgen.h"
2012-05-09 20:38:35 +05:30
# include <asm/cputype.h>
2011-11-10 22:45:17 +01:00
2012-08-31 10:59:07 -07:00
# include "soc.h"
2012-02-24 10:34:35 -08:00
# include "iomap.h"
2011-11-10 22:45:17 +01:00
# include "common.h"
2010-06-16 22:19:49 +05:30
# include "clockdomain.h"
2012-03-19 19:29:41 +05:30
# define CPU_MASK 0xff0ffff0
# define CPU_CORTEX_A9 0x410FC090
# define CPU_CORTEX_A15 0x410FC0F0
# define OMAP5_CORE_COUNT 0x2
2009-04-28 20:51:52 +05:30
/* SCU base address */
2009-10-19 15:25:26 -07:00
static void __iomem * scu_base ;
2009-04-28 20:51:52 +05:30
static DEFINE_SPINLOCK ( boot_lock ) ;
2011-03-03 18:03:25 +05:30
void __iomem * omap4_get_scu_base ( void )
{
return scu_base ;
}
2011-09-08 13:15:22 +01:00
static void __cpuinit omap4_secondary_init ( unsigned int cpu )
2009-04-28 20:51:52 +05:30
{
2010-06-16 22:19:48 +05:30
/*
* Configure ACTRL and enable NS SMP bit access on CPU1 on HS device .
* OMAP44XX EMU / HS devices - CPU0 SMP bit access is enabled in PPA
* init and for CPU1 , a secure PPA API provided . CPU0 must be ON
* while executing NS_SMP API on CPU1 and PPA version must be 1.4 .0 + .
* OMAP443X GP devices - SMP bit isn ' t accessible .
* OMAP446X GP devices - SMP bit access is enabled on both CPUs .
*/
if ( cpu_is_omap443x ( ) & & ( omap_type ( ) ! = OMAP2_DEVICE_TYPE_GP ) )
omap_secure_dispatcher ( OMAP4_PPA_CPU_ACTRL_SMP_INDEX ,
4 , 0 , 0 , 0 , 0 , 0 ) ;
2009-04-28 20:51:52 +05:30
/*
* If any interrupts are already enabled for the primary
* core ( e . g . timer irq ) , then they will not have been enabled
* for us : do so
*/
2010-12-04 16:01:03 +00:00
gic_secondary_init ( 0 ) ;
2009-04-28 20:51:52 +05:30
/*
* Synchronise with the boot thread .
*/
spin_lock ( & boot_lock ) ;
spin_unlock ( & boot_lock ) ;
}
2011-09-08 13:15:22 +01:00
static int __cpuinit omap4_boot_secondary ( unsigned int cpu , struct task_struct * idle )
2009-04-28 20:51:52 +05:30
{
2010-06-16 22:19:49 +05:30
static struct clockdomain * cpu1_clkdm ;
static bool booted ;
2012-05-09 20:38:35 +05:30
void __iomem * base = omap_get_wakeupgen_base ( ) ;
2009-04-28 20:51:52 +05:30
/*
* Set synchronisation state between this boot processor
* and the secondary one
*/
spin_lock ( & boot_lock ) ;
/*
2009-12-11 16:16:35 -08:00
* Update the AuxCoreBoot0 with boot state for secondary core .
2009-04-28 20:51:52 +05:30
* omap_secondary_startup ( ) routine will hold the secondary core till
* the AuxCoreBoot1 register is updated with cpu state
* A barrier is added to ensure that write buffer is drained
*/
2012-05-09 20:38:35 +05:30
if ( omap_secure_apis_support ( ) )
omap_modify_auxcoreboot0 ( 0x200 , 0xfffffdff ) ;
else
__raw_writel ( 0x20 , base + OMAP_AUX_CORE_BOOT_0 ) ;
2009-12-11 16:16:35 -08:00
flush_cache_all ( ) ;
2009-04-28 20:51:52 +05:30
smp_wmb ( ) ;
2010-06-16 22:19:49 +05:30
if ( ! cpu1_clkdm )
cpu1_clkdm = clkdm_lookup ( " mpu1_clkdm " ) ;
/*
* The SGI ( Software Generated Interrupts ) are not wakeup capable
* from low power states . This is known limitation on OMAP4 and
* needs to be worked around by using software forced clockdomain
* wake - up . To wakeup CPU1 , CPU0 forces the CPU1 clockdomain to
* software force wakeup . The clockdomain is then put back to
* hardware supervised mode .
* More details can be found in OMAP4430 TRM - Version J
* Section :
* 4.3 .4 .2 Power States of CPU0 and CPU1
*/
if ( booted ) {
clkdm_wakeup ( cpu1_clkdm ) ;
clkdm_allow_idle ( cpu1_clkdm ) ;
} else {
dsb_sev ( ) ;
booted = true ;
}
2012-06-11 20:24:07 +01:00
gic_raise_softirq ( cpumask_of ( cpu ) , 0 ) ;
2009-04-28 20:51:52 +05:30
/*
* Now the secondary core is starting up let it run its
* calibrations , then wait for it to finish
*/
spin_unlock ( & boot_lock ) ;
return 0 ;
}
static void __init wakeup_secondary ( void )
{
2012-05-09 20:38:35 +05:30
void __iomem * base = omap_get_wakeupgen_base ( ) ;
2009-04-28 20:51:52 +05:30
/*
* Write the address of secondary startup routine into the
2009-12-11 16:16:35 -08:00
* AuxCoreBoot1 where ROM code will jump and start executing
2009-04-28 20:51:52 +05:30
* on secondary core once out of WFE
* A barrier is added to ensure that write buffer is drained
*/
2012-05-09 20:38:35 +05:30
if ( omap_secure_apis_support ( ) )
omap_auxcoreboot_addr ( virt_to_phys ( omap_secondary_startup ) ) ;
else
__raw_writel ( virt_to_phys ( omap5_secondary_startup ) ,
base + OMAP_AUX_CORE_BOOT_1 ) ;
2009-04-28 20:51:52 +05:30
smp_wmb ( ) ;
/*
* Send a ' sev ' to wake the secondary core from WFE .
2009-12-11 16:16:35 -08:00
* Drain the outstanding writes to memory
2009-04-28 20:51:52 +05:30
*/
2010-08-16 09:21:20 +03:00
dsb_sev ( ) ;
2009-04-28 20:51:52 +05:30
mb ( ) ;
}
/*
* Initialise the CPU possible map early - this describes the CPUs
* which may be present or become present in the system .
*/
2011-09-08 13:15:22 +01:00
static void __init omap4_smp_init_cpus ( void )
2009-04-28 20:51:52 +05:30
{
2012-03-19 19:29:41 +05:30
unsigned int i = 0 , ncores = 1 , cpu_id ;
/* Use ARM cpuid check here, as SoC detection will not work so early */
cpu_id = read_cpuid ( CPUID_ID ) & CPU_MASK ;
if ( cpu_id = = CPU_CORTEX_A9 ) {
/*
* Currently we can ' t call ioremap here because
* SoC detection won ' t work until after init_early .
*/
scu_base = OMAP2_L4_IO_ADDRESS ( OMAP44XX_SCU_BASE ) ;
BUG_ON ( ! scu_base ) ;
ncores = scu_get_core_count ( scu_base ) ;
} else if ( cpu_id = = CPU_CORTEX_A15 ) {
ncores = OMAP5_CORE_COUNT ;
}
2009-04-28 20:51:52 +05:30
/* sanity check */
2011-10-20 22:04:18 +01:00
if ( ncores > nr_cpu_ids ) {
pr_warn ( " SMP: %u cores greater than maximum (%u), clipping \n " ,
ncores , nr_cpu_ids ) ;
ncores = nr_cpu_ids ;
2009-04-28 20:51:52 +05:30
}
2010-12-03 10:42:58 +00:00
for ( i = 0 ; i < ncores ; i + + )
set_cpu_possible ( i , true ) ;
2011-04-03 13:01:30 +01:00
set_smp_cross_call ( gic_raise_softirq ) ;
2010-12-03 10:42:58 +00:00
}
2011-09-08 13:15:22 +01:00
static void __init omap4_smp_prepare_cpus ( unsigned int max_cpus )
2010-12-03 10:42:58 +00:00
{
2009-04-28 20:51:52 +05:30
2010-12-03 11:09:48 +00:00
/*
* Initialise the SCU and wake up the secondary core using
* wakeup_secondary ( ) .
*/
2012-03-19 19:29:41 +05:30
if ( scu_base )
scu_enable ( scu_base ) ;
2010-12-03 11:09:48 +00:00
wakeup_secondary ( ) ;
2009-04-28 20:51:52 +05:30
}
2011-09-08 13:15:22 +01:00
struct smp_operations omap4_smp_ops __initdata = {
. smp_init_cpus = omap4_smp_init_cpus ,
. smp_prepare_cpus = omap4_smp_prepare_cpus ,
. smp_secondary_init = omap4_secondary_init ,
. smp_boot_secondary = omap4_boot_secondary ,
# ifdef CONFIG_HOTPLUG_CPU
. cpu_die = omap4_cpu_die ,
# endif
} ;