2018-04-10 17:33:08 -04:00
/*
* Copyright 2016 - 2018 Advanced Micro Devices , Inc .
*
* Permission is hereby granted , free of charge , to any person obtaining a
* copy of this software and associated documentation files ( the " Software " ) ,
* to deal in the Software without restriction , including without limitation
* the rights to use , copy , modify , merge , publish , distribute , sublicense ,
* and / or sell copies of the Software , and to permit persons to whom the
* Software is furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED " AS IS " , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE COPYRIGHT HOLDER ( S ) OR AUTHOR ( S ) BE LIABLE FOR ANY CLAIM , DAMAGES OR
* OTHER LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE ,
* ARISING FROM , OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE .
*
*/
# include <linux/printk.h>
# include <linux/slab.h>
# include <linux/uaccess.h>
# include "kfd_priv.h"
# include "kfd_mqd_manager.h"
# include "v9_structs.h"
# include "gc/gc_9_0_offset.h"
# include "gc/gc_9_0_sh_mask.h"
# include "sdma0/sdma0_4_0_sh_mask.h"
2018-10-16 11:36:15 -04:00
# include "amdgpu_amdkfd.h"
2018-04-10 17:33:08 -04:00
static inline struct v9_mqd * get_mqd ( void * mqd )
{
return ( struct v9_mqd * ) mqd ;
}
static inline struct v9_sdma_mqd * get_sdma_mqd ( void * mqd )
{
return ( struct v9_sdma_mqd * ) mqd ;
}
2018-07-14 19:05:59 -04:00
static void update_cu_mask ( struct mqd_manager * mm , void * mqd ,
struct queue_properties * q )
{
struct v9_mqd * m ;
2019-07-18 16:57:22 -05:00
uint32_t se_mask [ KFD_MAX_NUM_SE ] = { 0 } ;
2018-07-14 19:05:59 -04:00
if ( q - > cu_mask_count = = 0 )
return ;
mqd_symmetrically_map_cu_mask ( mm ,
q - > cu_mask , q - > cu_mask_count , se_mask ) ;
m = get_mqd ( mqd ) ;
m - > compute_static_thread_mgmt_se0 = se_mask [ 0 ] ;
m - > compute_static_thread_mgmt_se1 = se_mask [ 1 ] ;
m - > compute_static_thread_mgmt_se2 = se_mask [ 2 ] ;
m - > compute_static_thread_mgmt_se3 = se_mask [ 3 ] ;
2019-07-18 16:57:22 -05:00
m - > compute_static_thread_mgmt_se4 = se_mask [ 4 ] ;
m - > compute_static_thread_mgmt_se5 = se_mask [ 5 ] ;
m - > compute_static_thread_mgmt_se6 = se_mask [ 6 ] ;
m - > compute_static_thread_mgmt_se7 = se_mask [ 7 ] ;
2018-07-14 19:05:59 -04:00
2019-07-18 16:57:22 -05:00
pr_debug ( " update cu mask to %#x %#x %#x %#x %#x %#x %#x %#x \n " ,
2018-07-14 19:05:59 -04:00
m - > compute_static_thread_mgmt_se0 ,
m - > compute_static_thread_mgmt_se1 ,
m - > compute_static_thread_mgmt_se2 ,
2019-07-18 16:57:22 -05:00
m - > compute_static_thread_mgmt_se3 ,
m - > compute_static_thread_mgmt_se4 ,
m - > compute_static_thread_mgmt_se5 ,
m - > compute_static_thread_mgmt_se6 ,
m - > compute_static_thread_mgmt_se7 ) ;
2018-07-14 19:05:59 -04:00
}
2018-06-19 10:17:30 -05:00
static void set_priority ( struct v9_mqd * m , struct queue_properties * q )
{
m - > cp_hqd_pipe_priority = pipe_priority_map [ q - > priority ] ;
m - > cp_hqd_queue_priority = q - > priority ;
}
2018-11-27 22:55:50 -06:00
static struct kfd_mem_obj * allocate_mqd ( struct kfd_dev * kfd ,
struct queue_properties * q )
2018-04-10 17:33:08 -04:00
{
int retval ;
2018-11-27 22:55:50 -06:00
struct kfd_mem_obj * mqd_mem_obj = NULL ;
2018-04-10 17:33:08 -04:00
2020-03-04 15:29:35 -05:00
/* For V9 only, due to a HW bug, the control stack of a user mode
* compute queue needs to be allocated just behind the page boundary
* of its regular MQD buffer . So we allocate an enlarged MQD buffer :
* the first page of the buffer serves as the regular MQD buffer
* purpose and the remaining is for control stack . Although the two
* parts are in the same buffer object , they need different memory
* types : MQD part needs UC ( uncached ) as usual , while control stack
* needs NC ( non coherent ) , which is different from the UC type which
* is used when control stack is allocated in user space .
*
* Because of all those , we use the gtt allocation function instead
* of sub - allocation function for this enlarged MQD buffer . Moreover ,
* in order to achieve two memory types in a single buffer object , we
* pass a special bo flag AMDGPU_GEM_CREATE_CP_MQD_GFX9 to instruct
* amdgpu memory functions to do so .
2018-04-10 17:33:08 -04:00
*/
if ( kfd - > cwsr_enabled & & ( q - > type = = KFD_QUEUE_TYPE_COMPUTE ) ) {
2019-11-08 22:06:37 -05:00
mqd_mem_obj = kzalloc ( sizeof ( struct kfd_mem_obj ) , GFP_KERNEL ) ;
2018-11-27 22:55:50 -06:00
if ( ! mqd_mem_obj )
return NULL ;
2018-10-18 13:38:19 -04:00
retval = amdgpu_amdkfd_alloc_gtt_mem ( kfd - > kgd ,
2018-04-10 17:33:08 -04:00
ALIGN ( q - > ctl_stack_size , PAGE_SIZE ) +
ALIGN ( sizeof ( struct v9_mqd ) , PAGE_SIZE ) ,
2018-11-27 22:55:50 -06:00
& ( mqd_mem_obj - > gtt_mem ) ,
& ( mqd_mem_obj - > gpu_addr ) ,
( void * ) & ( mqd_mem_obj - > cpu_ptr ) , true ) ;
} else {
retval = kfd_gtt_sa_allocate ( kfd , sizeof ( struct v9_mqd ) ,
& mqd_mem_obj ) ;
}
2018-11-27 22:08:25 -06:00
if ( retval ) {
2018-11-27 22:55:50 -06:00
kfree ( mqd_mem_obj ) ;
return NULL ;
2018-11-27 22:08:25 -06:00
}
2018-04-10 17:33:08 -04:00
2018-11-27 22:55:50 -06:00
return mqd_mem_obj ;
}
2019-06-03 21:25:52 -05:00
static void init_mqd ( struct mqd_manager * mm , void * * mqd ,
struct kfd_mem_obj * mqd_mem_obj , uint64_t * gart_addr ,
2018-11-27 22:55:50 -06:00
struct queue_properties * q )
{
uint64_t addr ;
struct v9_mqd * m ;
2019-06-03 21:25:52 -05:00
m = ( struct v9_mqd * ) mqd_mem_obj - > cpu_ptr ;
addr = mqd_mem_obj - > gpu_addr ;
2018-04-10 17:33:08 -04:00
memset ( m , 0 , sizeof ( struct v9_mqd ) ) ;
m - > header = 0xC0310800 ;
m - > compute_pipelinestat_enable = 1 ;
m - > compute_static_thread_mgmt_se0 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se1 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se2 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se3 = 0xFFFFFFFF ;
2019-07-18 16:57:22 -05:00
m - > compute_static_thread_mgmt_se4 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se5 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se6 = 0xFFFFFFFF ;
m - > compute_static_thread_mgmt_se7 = 0xFFFFFFFF ;
2018-04-10 17:33:08 -04:00
m - > cp_hqd_persistent_state = CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK |
0x53 < < CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT ;
m - > cp_mqd_control = 1 < < CP_MQD_CONTROL__PRIV_STATE__SHIFT ;
m - > cp_mqd_base_addr_lo = lower_32_bits ( addr ) ;
m - > cp_mqd_base_addr_hi = upper_32_bits ( addr ) ;
m - > cp_hqd_quantum = 1 < < CP_HQD_QUANTUM__QUANTUM_EN__SHIFT |
1 < < CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT |
10 < < CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT ;
if ( q - > format = = KFD_QUEUE_FORMAT_AQL ) {
m - > cp_hqd_aql_control =
1 < < CP_HQD_AQL_CONTROL__CONTROL0__SHIFT ;
}
if ( q - > tba_addr ) {
m - > compute_pgm_rsrc2 | =
( 1 < < COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT ) ;
}
if ( mm - > dev - > cwsr_enabled & & q - > ctx_save_restore_area_address ) {
m - > cp_hqd_persistent_state | =
( 1 < < CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT ) ;
m - > cp_hqd_ctx_save_base_addr_lo =
lower_32_bits ( q - > ctx_save_restore_area_address ) ;
m - > cp_hqd_ctx_save_base_addr_hi =
upper_32_bits ( q - > ctx_save_restore_area_address ) ;
m - > cp_hqd_ctx_save_size = q - > ctx_save_restore_area_size ;
m - > cp_hqd_cntl_stack_size = q - > ctl_stack_size ;
m - > cp_hqd_cntl_stack_offset = q - > ctl_stack_size ;
m - > cp_hqd_wg_state_offset = q - > ctl_stack_size ;
}
* mqd = m ;
if ( gart_addr )
* gart_addr = addr ;
2019-06-03 21:25:52 -05:00
mm - > update_mqd ( mm , m , q ) ;
2018-04-10 17:33:08 -04:00
}
static int load_mqd ( struct mqd_manager * mm , void * mqd ,
uint32_t pipe_id , uint32_t queue_id ,
struct queue_properties * p , struct mm_struct * mms )
{
/* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
uint32_t wptr_shift = ( p - > format = = KFD_QUEUE_FORMAT_AQL ? 4 : 0 ) ;
return mm - > dev - > kfd2kgd - > hqd_load ( mm - > dev - > kgd , mqd , pipe_id , queue_id ,
( uint32_t __user * ) p - > write_ptr ,
wptr_shift , 0 , mms ) ;
}
2019-12-25 15:50:51 +08:00
static int hiq_load_mqd_kiq ( struct mqd_manager * mm , void * mqd ,
uint32_t pipe_id , uint32_t queue_id ,
struct queue_properties * p , struct mm_struct * mms )
{
return mm - > dev - > kfd2kgd - > hiq_mqd_load ( mm - > dev - > kgd , mqd , pipe_id ,
queue_id , p - > doorbell_off ) ;
}
2019-06-03 21:25:52 -05:00
static void update_mqd ( struct mqd_manager * mm , void * mqd ,
2018-04-10 17:33:08 -04:00
struct queue_properties * q )
{
struct v9_mqd * m ;
m = get_mqd ( mqd ) ;
m - > cp_hqd_pq_control = 5 < < CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT ;
m - > cp_hqd_pq_control | = order_base_2 ( q - > queue_size / 4 ) - 1 ;
pr_debug ( " cp_hqd_pq_control 0x%x \n " , m - > cp_hqd_pq_control ) ;
m - > cp_hqd_pq_base_lo = lower_32_bits ( ( uint64_t ) q - > queue_address > > 8 ) ;
m - > cp_hqd_pq_base_hi = upper_32_bits ( ( uint64_t ) q - > queue_address > > 8 ) ;
m - > cp_hqd_pq_rptr_report_addr_lo = lower_32_bits ( ( uint64_t ) q - > read_ptr ) ;
m - > cp_hqd_pq_rptr_report_addr_hi = upper_32_bits ( ( uint64_t ) q - > read_ptr ) ;
m - > cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits ( ( uint64_t ) q - > write_ptr ) ;
m - > cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits ( ( uint64_t ) q - > write_ptr ) ;
m - > cp_hqd_pq_doorbell_control =
q - > doorbell_off < <
CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT ;
pr_debug ( " cp_hqd_pq_doorbell_control 0x%x \n " ,
m - > cp_hqd_pq_doorbell_control ) ;
m - > cp_hqd_ib_control =
3 < < CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT |
1 < < CP_HQD_IB_CONTROL__IB_EXE_DISABLE__SHIFT ;
/*
* HW does not clamp this field correctly . Maximum EOP queue size
* is constrained by per - SE EOP done signal count , which is 8 - bit .
* Limit is 0xFF EOP entries ( = 0x7F8 dwords ) . CP will not submit
* more than ( EOP entry count - 1 ) so a queue size of 0x800 dwords
* is safe , giving a maximum field value of 0xA .
*/
m - > cp_hqd_eop_control = min ( 0xA ,
order_base_2 ( q - > eop_ring_buffer_size / 4 ) - 1 ) ;
m - > cp_hqd_eop_base_addr_lo =
lower_32_bits ( q - > eop_ring_buffer_address > > 8 ) ;
m - > cp_hqd_eop_base_addr_hi =
upper_32_bits ( q - > eop_ring_buffer_address > > 8 ) ;
m - > cp_hqd_iq_timer = 0 ;
m - > cp_hqd_vmid = q - > vmid ;
if ( q - > format = = KFD_QUEUE_FORMAT_AQL ) {
m - > cp_hqd_pq_control | = CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK |
2 < < CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT |
1 < < CP_HQD_PQ_CONTROL__QUEUE_FULL_EN__SHIFT |
1 < < CP_HQD_PQ_CONTROL__WPP_CLAMP_EN__SHIFT ;
m - > cp_hqd_pq_doorbell_control | = 1 < <
CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT ;
}
if ( mm - > dev - > cwsr_enabled & & q - > ctx_save_restore_area_address )
m - > cp_hqd_ctx_save_control = 0 ;
2018-07-14 19:05:59 -04:00
update_cu_mask ( mm , mqd , q ) ;
2018-06-19 10:17:30 -05:00
set_priority ( m , q ) ;
2018-07-14 19:05:59 -04:00
2019-05-01 18:20:13 -04:00
q - > is_active = QUEUE_IS_ACTIVE ( * q ) ;
2018-04-10 17:33:08 -04:00
}
static int destroy_mqd ( struct mqd_manager * mm , void * mqd ,
enum kfd_preempt_type type ,
unsigned int timeout , uint32_t pipe_id ,
uint32_t queue_id )
{
return mm - > dev - > kfd2kgd - > hqd_destroy
( mm - > dev - > kgd , mqd , type , timeout ,
pipe_id , queue_id ) ;
}
2019-06-03 21:25:52 -05:00
static void free_mqd ( struct mqd_manager * mm , void * mqd ,
2018-04-10 17:33:08 -04:00
struct kfd_mem_obj * mqd_mem_obj )
{
struct kfd_dev * kfd = mm - > dev ;
if ( mqd_mem_obj - > gtt_mem ) {
2018-10-18 13:38:19 -04:00
amdgpu_amdkfd_free_gtt_mem ( kfd - > kgd , mqd_mem_obj - > gtt_mem ) ;
2018-04-10 17:33:08 -04:00
kfree ( mqd_mem_obj ) ;
} else {
kfd_gtt_sa_free ( mm - > dev , mqd_mem_obj ) ;
}
}
static bool is_occupied ( struct mqd_manager * mm , void * mqd ,
uint64_t queue_address , uint32_t pipe_id ,
uint32_t queue_id )
{
return mm - > dev - > kfd2kgd - > hqd_is_occupied (
mm - > dev - > kgd , queue_address ,
pipe_id , queue_id ) ;
}
2017-05-02 17:39:37 -05:00
static int get_wave_state ( struct mqd_manager * mm , void * mqd ,
void __user * ctl_stack ,
u32 * ctl_stack_used_size ,
u32 * save_area_used_size )
{
struct v9_mqd * m ;
/* Control stack is located one page after MQD. */
void * mqd_ctl_stack = ( void * ) ( ( uintptr_t ) mqd + PAGE_SIZE ) ;
m = get_mqd ( mqd ) ;
* ctl_stack_used_size = m - > cp_hqd_cntl_stack_size -
m - > cp_hqd_cntl_stack_offset ;
2019-11-08 23:03:29 -05:00
* save_area_used_size = m - > cp_hqd_wg_state_offset -
m - > cp_hqd_cntl_stack_size ;
2017-05-02 17:39:37 -05:00
if ( copy_to_user ( ctl_stack , mqd_ctl_stack , m - > cp_hqd_cntl_stack_size ) )
return - EFAULT ;
return 0 ;
}
2019-06-03 21:25:52 -05:00
static void init_mqd_hiq ( struct mqd_manager * mm , void * * mqd ,
struct kfd_mem_obj * mqd_mem_obj , uint64_t * gart_addr ,
2018-04-10 17:33:08 -04:00
struct queue_properties * q )
{
struct v9_mqd * m ;
2019-06-03 21:25:52 -05:00
init_mqd ( mm , mqd , mqd_mem_obj , gart_addr , q ) ;
2018-04-10 17:33:08 -04:00
m = get_mqd ( * mqd ) ;
m - > cp_hqd_pq_control | = 1 < < CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT |
1 < < CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT ;
}
2019-06-03 21:25:52 -05:00
static void init_mqd_sdma ( struct mqd_manager * mm , void * * mqd ,
struct kfd_mem_obj * mqd_mem_obj , uint64_t * gart_addr ,
2018-04-10 17:33:08 -04:00
struct queue_properties * q )
{
struct v9_sdma_mqd * m ;
2019-06-03 21:25:52 -05:00
m = ( struct v9_sdma_mqd * ) mqd_mem_obj - > cpu_ptr ;
2018-04-10 17:33:08 -04:00
memset ( m , 0 , sizeof ( struct v9_sdma_mqd ) ) ;
* mqd = m ;
if ( gart_addr )
2019-06-03 21:25:52 -05:00
* gart_addr = mqd_mem_obj - > gpu_addr ;
2018-04-10 17:33:08 -04:00
2019-06-03 21:25:52 -05:00
mm - > update_mqd ( mm , m , q ) ;
2018-04-10 17:33:08 -04:00
}
static int load_mqd_sdma ( struct mqd_manager * mm , void * mqd ,
uint32_t pipe_id , uint32_t queue_id ,
struct queue_properties * p , struct mm_struct * mms )
{
return mm - > dev - > kfd2kgd - > hqd_sdma_load ( mm - > dev - > kgd , mqd ,
( uint32_t __user * ) p - > write_ptr ,
mms ) ;
}
# define SDMA_RLC_DUMMY_DEFAULT 0xf
2019-06-03 21:25:52 -05:00
static void update_mqd_sdma ( struct mqd_manager * mm , void * mqd ,
2018-04-10 17:33:08 -04:00
struct queue_properties * q )
{
struct v9_sdma_mqd * m ;
m = get_sdma_mqd ( mqd ) ;
m - > sdmax_rlcx_rb_cntl = order_base_2 ( q - > queue_size / 4 )
< < SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT |
q - > vmid < < SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT |
1 < < SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
6 < < SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT ;
m - > sdmax_rlcx_rb_base = lower_32_bits ( q - > queue_address > > 8 ) ;
m - > sdmax_rlcx_rb_base_hi = upper_32_bits ( q - > queue_address > > 8 ) ;
m - > sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits ( ( uint64_t ) q - > read_ptr ) ;
m - > sdmax_rlcx_rb_rptr_addr_hi = upper_32_bits ( ( uint64_t ) q - > read_ptr ) ;
m - > sdmax_rlcx_doorbell_offset =
q - > doorbell_off < < SDMA0_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT ;
m - > sdma_engine_id = q - > sdma_engine_id ;
m - > sdma_queue_id = q - > sdma_queue_id ;
m - > sdmax_rlcx_dummy_reg = SDMA_RLC_DUMMY_DEFAULT ;
2019-05-01 18:20:13 -04:00
q - > is_active = QUEUE_IS_ACTIVE ( * q ) ;
2018-04-10 17:33:08 -04:00
}
/*
* * preempt type here is ignored because there is only one way
* * to preempt sdma queue
*/
static int destroy_mqd_sdma ( struct mqd_manager * mm , void * mqd ,
enum kfd_preempt_type type ,
unsigned int timeout , uint32_t pipe_id ,
uint32_t queue_id )
{
return mm - > dev - > kfd2kgd - > hqd_sdma_destroy ( mm - > dev - > kgd , mqd , timeout ) ;
}
static bool is_occupied_sdma ( struct mqd_manager * mm , void * mqd ,
uint64_t queue_address , uint32_t pipe_id ,
uint32_t queue_id )
{
return mm - > dev - > kfd2kgd - > hqd_sdma_is_occupied ( mm - > dev - > kgd , mqd ) ;
}
# if defined(CONFIG_DEBUG_FS)
static int debugfs_show_mqd ( struct seq_file * m , void * data )
{
seq_hex_dump ( m , " " , DUMP_PREFIX_OFFSET , 32 , 4 ,
data , sizeof ( struct v9_mqd ) , false ) ;
return 0 ;
}
static int debugfs_show_mqd_sdma ( struct seq_file * m , void * data )
{
seq_hex_dump ( m , " " , DUMP_PREFIX_OFFSET , 32 , 4 ,
data , sizeof ( struct v9_sdma_mqd ) , false ) ;
return 0 ;
}
# endif
struct mqd_manager * mqd_manager_init_v9 ( enum KFD_MQD_TYPE type ,
struct kfd_dev * dev )
{
struct mqd_manager * mqd ;
if ( WARN_ON ( type > = KFD_MQD_TYPE_MAX ) )
return NULL ;
2018-07-11 22:32:45 -04:00
mqd = kzalloc ( sizeof ( * mqd ) , GFP_KERNEL ) ;
2018-04-10 17:33:08 -04:00
if ( ! mqd )
return NULL ;
mqd - > dev = dev ;
switch ( type ) {
case KFD_MQD_TYPE_CP :
2019-06-03 21:25:52 -05:00
mqd - > allocate_mqd = allocate_mqd ;
2018-04-10 17:33:08 -04:00
mqd - > init_mqd = init_mqd ;
2019-06-03 21:25:52 -05:00
mqd - > free_mqd = free_mqd ;
2018-04-10 17:33:08 -04:00
mqd - > load_mqd = load_mqd ;
mqd - > update_mqd = update_mqd ;
mqd - > destroy_mqd = destroy_mqd ;
mqd - > is_occupied = is_occupied ;
2017-05-02 17:39:37 -05:00
mqd - > get_wave_state = get_wave_state ;
2018-12-05 10:56:41 -06:00
mqd - > mqd_size = sizeof ( struct v9_mqd ) ;
2018-04-10 17:33:08 -04:00
# if defined(CONFIG_DEBUG_FS)
mqd - > debugfs_show_mqd = debugfs_show_mqd ;
# endif
break ;
case KFD_MQD_TYPE_HIQ :
2019-06-03 21:25:52 -05:00
mqd - > allocate_mqd = allocate_hiq_mqd ;
2018-04-10 17:33:08 -04:00
mqd - > init_mqd = init_mqd_hiq ;
2019-06-03 21:25:52 -05:00
mqd - > free_mqd = free_mqd_hiq_sdma ;
2019-12-25 15:50:51 +08:00
mqd - > load_mqd = hiq_load_mqd_kiq ;
2019-11-09 01:16:05 -05:00
mqd - > update_mqd = update_mqd ;
2018-04-10 17:33:08 -04:00
mqd - > destroy_mqd = destroy_mqd ;
mqd - > is_occupied = is_occupied ;
2018-12-05 10:56:41 -06:00
mqd - > mqd_size = sizeof ( struct v9_mqd ) ;
2018-04-10 17:33:08 -04:00
# if defined(CONFIG_DEBUG_FS)
mqd - > debugfs_show_mqd = debugfs_show_mqd ;
2018-12-03 20:38:43 -06:00
# endif
break ;
case KFD_MQD_TYPE_DIQ :
2019-11-09 00:47:31 -05:00
mqd - > allocate_mqd = allocate_mqd ;
2018-12-03 20:38:43 -06:00
mqd - > init_mqd = init_mqd_hiq ;
2019-06-03 21:25:52 -05:00
mqd - > free_mqd = free_mqd ;
2018-12-03 20:38:43 -06:00
mqd - > load_mqd = load_mqd ;
2019-11-09 01:16:05 -05:00
mqd - > update_mqd = update_mqd ;
2018-12-03 20:38:43 -06:00
mqd - > destroy_mqd = destroy_mqd ;
mqd - > is_occupied = is_occupied ;
2018-12-05 10:56:41 -06:00
mqd - > mqd_size = sizeof ( struct v9_mqd ) ;
2018-12-03 20:38:43 -06:00
# if defined(CONFIG_DEBUG_FS)
mqd - > debugfs_show_mqd = debugfs_show_mqd ;
2018-04-10 17:33:08 -04:00
# endif
break ;
case KFD_MQD_TYPE_SDMA :
2019-06-03 21:25:52 -05:00
mqd - > allocate_mqd = allocate_sdma_mqd ;
2018-04-10 17:33:08 -04:00
mqd - > init_mqd = init_mqd_sdma ;
2019-06-03 21:25:52 -05:00
mqd - > free_mqd = free_mqd_hiq_sdma ;
2018-04-10 17:33:08 -04:00
mqd - > load_mqd = load_mqd_sdma ;
mqd - > update_mqd = update_mqd_sdma ;
mqd - > destroy_mqd = destroy_mqd_sdma ;
mqd - > is_occupied = is_occupied_sdma ;
2018-12-05 10:56:41 -06:00
mqd - > mqd_size = sizeof ( struct v9_sdma_mqd ) ;
2018-04-10 17:33:08 -04:00
# if defined(CONFIG_DEBUG_FS)
mqd - > debugfs_show_mqd = debugfs_show_mqd_sdma ;
# endif
break ;
default :
kfree ( mqd ) ;
return NULL ;
}
return mqd ;
}