2013-10-11 10:51:23 +02:00
/*
* Copyright ( C ) 2013 Boris BREZILLON < b . brezillon @ overkiz . com >
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
*/
# include <linux/clk-provider.h>
# include <linux/clkdev.h>
# include <linux/clk/at91_pmc.h>
# include <linux/of.h>
2014-09-07 08:14:29 +02:00
# include <linux/mfd/syscon.h>
# include <linux/regmap.h>
2013-10-11 10:51:23 +02:00
# include "pmc.h"
# define MASTER_SOURCE_MAX 4
# define MASTER_PRES_MASK 0x7
# define MASTER_PRES_MAX MASTER_PRES_MASK
# define MASTER_DIV_SHIFT 8
# define MASTER_DIV_MASK 0x3
struct clk_master_characteristics {
struct clk_range output ;
u32 divisors [ 4 ] ;
u8 have_div3_pres ;
} ;
struct clk_master_layout {
u32 mask ;
u8 pres_shift ;
} ;
# define to_clk_master(hw) container_of(hw, struct clk_master, hw)
struct clk_master {
struct clk_hw hw ;
2014-09-07 08:14:29 +02:00
struct regmap * regmap ;
2013-10-11 10:51:23 +02:00
const struct clk_master_layout * layout ;
const struct clk_master_characteristics * characteristics ;
} ;
2014-09-07 08:14:29 +02:00
static inline bool clk_master_ready ( struct regmap * regmap )
{
unsigned int status ;
regmap_read ( regmap , AT91_PMC_SR , & status ) ;
return status & AT91_PMC_MCKRDY ? 1 : 0 ;
}
2013-10-11 10:51:23 +02:00
static int clk_master_prepare ( struct clk_hw * hw )
{
struct clk_master * master = to_clk_master ( hw ) ;
2015-09-16 23:47:39 +02:00
while ( ! clk_master_ready ( master - > regmap ) )
cpu_relax ( ) ;
2013-10-11 10:51:23 +02:00
return 0 ;
}
static int clk_master_is_prepared ( struct clk_hw * hw )
{
struct clk_master * master = to_clk_master ( hw ) ;
2014-09-07 08:14:29 +02:00
return clk_master_ready ( master - > regmap ) ;
2013-10-11 10:51:23 +02:00
}
static unsigned long clk_master_recalc_rate ( struct clk_hw * hw ,
unsigned long parent_rate )
{
u8 pres ;
u8 div ;
unsigned long rate = parent_rate ;
struct clk_master * master = to_clk_master ( hw ) ;
const struct clk_master_layout * layout = master - > layout ;
const struct clk_master_characteristics * characteristics =
master - > characteristics ;
2014-09-07 08:14:29 +02:00
unsigned int mckr ;
2013-10-11 10:51:23 +02:00
2014-09-07 08:14:29 +02:00
regmap_read ( master - > regmap , AT91_PMC_MCKR , & mckr ) ;
mckr & = layout - > mask ;
2013-10-11 10:51:23 +02:00
2014-09-07 08:14:29 +02:00
pres = ( mckr > > layout - > pres_shift ) & MASTER_PRES_MASK ;
div = ( mckr > > MASTER_DIV_SHIFT ) & MASTER_DIV_MASK ;
2013-10-11 10:51:23 +02:00
if ( characteristics - > have_div3_pres & & pres = = MASTER_PRES_MAX )
rate / = 3 ;
else
rate > > = pres ;
rate / = characteristics - > divisors [ div ] ;
if ( rate < characteristics - > output . min )
pr_warn ( " master clk is underclocked " ) ;
else if ( rate > characteristics - > output . max )
pr_warn ( " master clk is overclocked " ) ;
return rate ;
}
static u8 clk_master_get_parent ( struct clk_hw * hw )
{
struct clk_master * master = to_clk_master ( hw ) ;
2014-09-07 08:14:29 +02:00
unsigned int mckr ;
regmap_read ( master - > regmap , AT91_PMC_MCKR , & mckr ) ;
2013-10-11 10:51:23 +02:00
2014-09-07 08:14:29 +02:00
return mckr & AT91_PMC_CSS ;
2013-10-11 10:51:23 +02:00
}
static const struct clk_ops master_ops = {
. prepare = clk_master_prepare ,
. is_prepared = clk_master_is_prepared ,
. recalc_rate = clk_master_recalc_rate ,
. get_parent = clk_master_get_parent ,
} ;
2016-06-01 14:31:22 -07:00
static struct clk_hw * __init
2015-09-16 23:47:39 +02:00
at91_clk_register_master ( struct regmap * regmap ,
2013-10-11 10:51:23 +02:00
const char * name , int num_parents ,
const char * * parent_names ,
const struct clk_master_layout * layout ,
const struct clk_master_characteristics * characteristics )
{
struct clk_master * master ;
struct clk_init_data init ;
2016-06-01 14:31:22 -07:00
struct clk_hw * hw ;
int ret ;
2013-10-11 10:51:23 +02:00
2014-09-07 08:14:29 +02:00
if ( ! name | | ! num_parents | | ! parent_names )
2013-10-11 10:51:23 +02:00
return ERR_PTR ( - EINVAL ) ;
master = kzalloc ( sizeof ( * master ) , GFP_KERNEL ) ;
if ( ! master )
return ERR_PTR ( - ENOMEM ) ;
init . name = name ;
init . ops = & master_ops ;
init . parent_names = parent_names ;
init . num_parents = num_parents ;
init . flags = 0 ;
master - > hw . init = & init ;
master - > layout = layout ;
master - > characteristics = characteristics ;
2014-09-07 08:14:29 +02:00
master - > regmap = regmap ;
2013-10-11 10:51:23 +02:00
2016-06-01 14:31:22 -07:00
hw = & master - > hw ;
ret = clk_hw_register ( NULL , & master - > hw ) ;
if ( ret ) {
2013-10-11 10:51:23 +02:00
kfree ( master ) ;
2016-06-01 14:31:22 -07:00
hw = ERR_PTR ( ret ) ;
2015-06-26 15:30:22 +02:00
}
2013-10-11 10:51:23 +02:00
2016-06-01 14:31:22 -07:00
return hw ;
2013-10-11 10:51:23 +02:00
}
static const struct clk_master_layout at91rm9200_master_layout = {
. mask = 0x31F ,
. pres_shift = 2 ,
} ;
static const struct clk_master_layout at91sam9x5_master_layout = {
. mask = 0x373 ,
. pres_shift = 4 ,
} ;
static struct clk_master_characteristics * __init
of_at91_clk_master_get_characteristics ( struct device_node * np )
{
struct clk_master_characteristics * characteristics ;
characteristics = kzalloc ( sizeof ( * characteristics ) , GFP_KERNEL ) ;
if ( ! characteristics )
return NULL ;
if ( of_at91_get_clk_range ( np , " atmel,clk-output-range " , & characteristics - > output ) )
goto out_free_characteristics ;
of_property_read_u32_array ( np , " atmel,clk-divisors " ,
characteristics - > divisors , 4 ) ;
characteristics - > have_div3_pres =
of_property_read_bool ( np , " atmel,master-clk-have-div3-pres " ) ;
return characteristics ;
out_free_characteristics :
kfree ( characteristics ) ;
return NULL ;
}
static void __init
2014-09-07 08:14:29 +02:00
of_at91_clk_master_setup ( struct device_node * np ,
2013-10-11 10:51:23 +02:00
const struct clk_master_layout * layout )
{
2016-06-01 14:31:22 -07:00
struct clk_hw * hw ;
2016-02-19 17:29:17 -08:00
unsigned int num_parents ;
2013-10-11 10:51:23 +02:00
const char * parent_names [ MASTER_SOURCE_MAX ] ;
const char * name = np - > name ;
struct clk_master_characteristics * characteristics ;
2014-09-07 08:14:29 +02:00
struct regmap * regmap ;
2013-10-11 10:51:23 +02:00
2015-05-29 11:25:45 +02:00
num_parents = of_clk_get_parent_count ( np ) ;
2016-02-19 17:29:17 -08:00
if ( num_parents = = 0 | | num_parents > MASTER_SOURCE_MAX )
2013-10-11 10:51:23 +02:00
return ;
2015-07-06 22:59:01 -05:00
of_clk_parent_fill ( np , parent_names , num_parents ) ;
2013-10-11 10:51:23 +02:00
of_property_read_string ( np , " clock-output-names " , & name ) ;
characteristics = of_at91_clk_master_get_characteristics ( np ) ;
if ( ! characteristics )
return ;
2014-09-07 08:14:29 +02:00
regmap = syscon_node_to_regmap ( of_get_parent ( np ) ) ;
if ( IS_ERR ( regmap ) )
return ;
2016-06-01 14:31:22 -07:00
hw = at91_clk_register_master ( regmap , name , num_parents ,
2013-10-11 10:51:23 +02:00
parent_names , layout ,
characteristics ) ;
2016-06-01 14:31:22 -07:00
if ( IS_ERR ( hw ) )
2013-10-11 10:51:23 +02:00
goto out_free_characteristics ;
2016-06-01 14:31:22 -07:00
of_clk_add_hw_provider ( np , of_clk_hw_simple_get , hw ) ;
2013-10-11 10:51:23 +02:00
return ;
out_free_characteristics :
kfree ( characteristics ) ;
}
2014-09-07 08:14:29 +02:00
static void __init of_at91rm9200_clk_master_setup ( struct device_node * np )
2013-10-11 10:51:23 +02:00
{
2014-09-07 08:14:29 +02:00
of_at91_clk_master_setup ( np , & at91rm9200_master_layout ) ;
2013-10-11 10:51:23 +02:00
}
2014-09-07 08:14:29 +02:00
CLK_OF_DECLARE ( at91rm9200_clk_master , " atmel,at91rm9200-clk-master " ,
of_at91rm9200_clk_master_setup ) ;
2013-10-11 10:51:23 +02:00
2014-09-07 08:14:29 +02:00
static void __init of_at91sam9x5_clk_master_setup ( struct device_node * np )
2013-10-11 10:51:23 +02:00
{
2014-09-07 08:14:29 +02:00
of_at91_clk_master_setup ( np , & at91sam9x5_master_layout ) ;
2013-10-11 10:51:23 +02:00
}
2014-09-07 08:14:29 +02:00
CLK_OF_DECLARE ( at91sam9x5_clk_master , " atmel,at91sam9x5-clk-master " ,
of_at91sam9x5_clk_master_setup ) ;