2012-05-10 19:46:00 +05:30
/*
* Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
* Based on "omap4.dtsi"
*/
2013-05-31 14:32:56 +02:00
#include <dt-bindings/gpio/gpio.h>
2013-05-31 14:32:57 +02:00
#include <dt-bindings/interrupt-controller/arm-gic.h>
2013-05-31 14:32:59 +02:00
#include <dt-bindings/pinctrl/omap.h>
2017-12-08 17:17:28 +02:00
#include <dt-bindings/clock/omap5.h>
2012-05-10 19:46:00 +05:30
/ {
2016-09-13 16:10:56 -07:00
#address-cells = <2>;
#size-cells = <2>;
2013-02-12 15:57:55 +05:30
2012-05-10 19:46:00 +05:30
compatible = "ti,omap5";
2015-03-11 15:43:49 +00:00
interrupt-parent = <&wakeupgen>;
2016-12-19 11:44:36 -03:00
chosen { };
2012-05-10 19:46:00 +05:30
aliases {
2013-10-16 15:21:03 -05:00
i2c0 = &i2c1;
i2c1 = &i2c2;
i2c2 = &i2c3;
i2c3 = &i2c4;
i2c4 = &i2c5;
2012-05-10 19:46:00 +05:30
serial0 = &uart1;
serial1 = &uart2;
serial2 = &uart3;
serial3 = &uart4;
serial4 = &uart5;
serial5 = &uart6;
};
cpus {
2013-04-18 18:35:59 +01:00
#address-cells = <1>;
#size-cells = <0>;
2013-10-16 10:39:04 -05:00
cpu0: cpu@0 {
2013-04-18 18:35:59 +01:00
device_type = "cpu";
2012-05-10 19:46:00 +05:30
compatible = "arm,cortex-a15";
2013-04-18 18:35:59 +01:00
reg = <0x0>;
2013-10-16 10:39:06 -05:00
operating-points = <
/* kHz uV */
1000000 1060000
1500000 1250000
>;
2014-01-29 12:19:17 -06:00
clocks = <&dpll_mpu_ck>;
clock-names = "cpu";
clock-latency = <300000>; /* From omap-cpufreq driver */
2013-08-16 11:30:47 -04:00
/* cooling options */
#cooling-cells = <2>; /* min followed by max */
2012-05-10 19:46:00 +05:30
};
cpu@1 {
2013-04-18 18:35:59 +01:00
device_type = "cpu";
2012-05-10 19:46:00 +05:30
compatible = "arm,cortex-a15";
2013-04-18 18:35:59 +01:00
reg = <0x1>;
2012-05-10 19:46:00 +05:30
};
};
2013-08-16 12:01:02 -04:00
thermal-zones {
#include "omap4-cpu-thermal.dtsi"
#include "omap5-gpu-thermal.dtsi"
#include "omap5-core-thermal.dtsi"
};
2013-02-10 21:40:19 +05:30
timer {
compatible = "arm,armv7-timer";
2013-05-31 14:32:57 +02:00
/* PPI secure/nonsecure IRQ */
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
2015-03-11 15:43:49 +00:00
interrupt-parent = <&gic>;
2013-02-10 21:40:19 +05:30
};
2014-03-19 10:45:53 -05:00
pmu {
compatible = "arm,cortex-a15-pmu";
interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
};
2013-02-12 15:57:55 +05:30
gic: interrupt-controller@48211000 {
compatible = "arm,cortex-a15-gic";
interrupt-controller;
#interrupt-cells = <3>;
2016-09-13 16:10:56 -07:00
reg = <0 0x48211000 0 0x1000>,
2017-01-18 09:27:28 +00:00
<0 0x48212000 0 0x2000>,
2016-09-13 16:10:56 -07:00
<0 0x48214000 0 0x2000>,
<0 0x48216000 0 0x2000>;
2015-03-11 15:43:49 +00:00
interrupt-parent = <&gic>;
};
wakeupgen: interrupt-controller@48281000 {
compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
interrupt-controller;
#interrupt-cells = <3>;
2016-09-13 16:10:56 -07:00
reg = <0 0x48281000 0 0x1000>;
2015-03-11 15:43:49 +00:00
interrupt-parent = <&gic>;
2013-02-12 15:57:55 +05:30
};
2012-05-10 19:46:00 +05:30
/*
2014-03-28 11:11:37 +01:00
* The soc node represents the soc top level view. It is used for IPs
2012-05-10 19:46:00 +05:30
* that are not memory mapped in the MPU view or for the MPU itself.
*/
soc {
compatible = "ti,omap-infra";
mpu {
2014-09-10 11:04:04 -05:00
compatible = "ti,omap4-mpu";
2012-05-10 19:46:00 +05:30
ti,hwmods = "mpu";
2014-09-10 11:04:04 -05:00
sram = <&ocmcram>;
2012-05-10 19:46:00 +05:30
};
};
/*
* XXX: Use a flat representation of the OMAP3 interconnect.
* The real OMAP interconnect network is quite complex.
2014-03-28 11:11:39 +01:00
* Since it will not bring real advantage to represent that in DT for
2012-05-10 19:46:00 +05:30
* the moment, just use a fake OCP bus entry to represent the whole bus
* hierarchy.
*/
ocp {
2015-04-24 12:54:20 -05:00
compatible = "ti,omap5-l3-noc", "simple-bus";
2012-05-10 19:46:00 +05:30
#address-cells = <1>;
#size-cells = <1>;
2016-09-13 16:10:56 -07:00
ranges = <0 0 0 0xc0000000>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
2016-09-13 16:10:56 -07:00
reg = <0 0x44000000 0 0x2000>,
<0 0x44800000 0 0x3000>,
<0 0x45000000 0 0x4000>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
2015-02-12 11:35:29 +02:00
l4_cfg: l4@4a000000 {
compatible = "ti,omap5-l4-cfg", "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x4a000000 0x22a000>;
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
scm_core: scm@2000 {
compatible = "ti,omap5-scm-core", "simple-bus";
reg = <0x2000 0x1000>;
2013-07-18 17:09:29 +03:00
#address-cells = <1>;
2015-02-12 11:35:29 +02:00
#size-cells = <1>;
ranges = <0 0x2000 0x800>;
scm_conf: scm_conf@0 {
compatible = "syscon";
reg = <0x0 0x800>;
#address-cells = <1>;
#size-cells = <1>;
};
2013-07-18 17:09:29 +03:00
};
2015-02-12 11:35:29 +02:00
scm_padconf_core: scm@2800 {
compatible = "ti,omap5-scm-padconf-core",
"simple-bus";
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x2800 0x800>;
omap5_pmx_core: pinmux@40 {
compatible = "ti,omap5-padconf",
"pinctrl-single";
reg = <0x40 0x01b6>;
#address-cells = <1>;
#size-cells = <0>;
2016-11-07 08:27:49 -07:00
#pinctrl-cells = <1>;
2015-02-12 11:35:29 +02:00
#interrupt-cells = <1>;
interrupt-controller;
pinctrl-single,register-width = <16>;
pinctrl-single,function-mask = <0x7fff>;
};
omap5_padconf_global: omap5_padconf_global@5a0 {
2015-07-27 17:46:40 +05:30
compatible = "syscon",
"simple-bus";
2015-02-12 11:35:29 +02:00
reg = <0x5a0 0xec>;
#address-cells = <1>;
#size-cells = <1>;
2015-09-04 17:38:24 +05:30
ranges = <0 0x5a0 0xec>;
2015-02-12 11:35:29 +02:00
2016-04-01 16:20:18 -04:00
pbias_regulator: pbias_regulator@60 {
2015-09-04 17:30:25 +05:30
compatible = "ti,pbias-omap5", "ti,pbias-omap";
2015-02-12 11:35:29 +02:00
reg = <0x60 0x4>;
syscon = <&omap5_padconf_global>;
pbias_mmc_reg: pbias_mmc_omap5 {
regulator-name = "pbias_mmc_omap5";
regulator-min-microvolt = <1800000>;
2017-10-09 11:23:12 +05:30
regulator-max-microvolt = <3300000>;
2015-02-12 11:35:29 +02:00
};
};
};
2013-07-18 17:09:29 +03:00
};
2015-02-12 11:35:29 +02:00
cm_core_aon: cm_core_aon@4000 {
2017-12-07 10:46:41 +02:00
compatible = "ti,omap5-cm-core-aon",
"simple-bus";
2015-02-12 11:35:29 +02:00
reg = <0x4000 0x2000>;
2017-12-07 10:46:41 +02:00
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x4000 0x2000>;
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
cm_core_aon_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
cm_core_aon_clockdomains: clockdomains {
};
2013-07-18 17:09:29 +03:00
};
2015-02-12 11:35:29 +02:00
cm_core: cm_core@8000 {
2017-12-07 10:46:41 +02:00
compatible = "ti,omap5-cm-core", "simple-bus";
2015-02-12 11:35:29 +02:00
reg = <0x8000 0x3000>;
2017-12-07 10:46:41 +02:00
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x8000 0x3000>;
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
cm_core_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
cm_core_clockdomains: clockdomains {
};
2013-07-18 17:09:29 +03:00
};
};
2015-02-12 11:35:29 +02:00
l4_wkup: l4@4ae00000 {
compatible = "ti,omap5-l4-wkup", "simple-bus";
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x4ae00000 0x2b000>;
2013-07-18 17:09:29 +03:00
2015-02-12 11:35:29 +02:00
counter32k: counter@4000 {
compatible = "ti,omap-counter32k";
reg = <0x4000 0x40>;
ti,hwmods = "counter_32k";
2013-07-18 17:09:29 +03:00
};
2015-02-12 11:35:29 +02:00
prm: prm@6000 {
2017-12-07 10:46:41 +02:00
compatible = "ti,omap5-prm", "simple-bus";
2015-02-12 11:35:29 +02:00
reg = <0x6000 0x3000>;
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
2017-12-07 10:46:41 +02:00
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x6000 0x3000>;
2015-02-12 11:35:29 +02:00
prm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
prm_clockdomains: clockdomains {
};
2013-07-18 17:09:29 +03:00
};
2015-02-12 11:35:29 +02:00
scrm: scrm@a000 {
compatible = "ti,omap5-scrm";
reg = <0xa000 0x2000>;
2012-11-01 09:12:23 -05:00
2015-02-12 11:35:29 +02:00
scrm_clocks: clocks {
#address-cells = <1>;
#size-cells = <0>;
};
2012-10-04 14:57:27 +03:00
2015-02-12 11:35:29 +02:00
scrm_clockdomains: clockdomains {
};
};
2014-02-19 20:26:40 +05:30
2015-02-12 11:35:29 +02:00
omap5_pmx_wkup: pinmux@c840 {
compatible = "ti,omap5-padconf",
"pinctrl-single";
2016-04-18 20:20:59 +02:00
reg = <0xc840 0x003c>;
2015-02-12 11:35:29 +02:00
#address-cells = <1>;
#size-cells = <0>;
2016-11-07 08:27:49 -07:00
#pinctrl-cells = <1>;
2015-02-12 11:35:29 +02:00
#interrupt-cells = <1>;
interrupt-controller;
pinctrl-single,register-width = <16>;
pinctrl-single,function-mask = <0x7fff>;
2014-02-19 20:26:40 +05:30
};
2018-03-14 15:53:12 +02:00
omap5_scm_wkup_pad_conf: omap5_scm_wkup_pad_conf@cda0 {
compatible = "ti,omap5-scm-wkup-pad-conf",
"simple-bus";
reg = <0xcda0 0x60>;
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0xcda0 0x60>;
scm_wkup_pad_conf: scm_conf@0 {
compatible = "syscon", "simple-bus";
reg = <0x0 0x60>;
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x0 0x60>;
scm_wkup_pad_conf_clocks: clocks@0 {
#address-cells = <1>;
#size-cells = <0>;
};
};
};
2014-02-19 20:26:40 +05:30
};
2014-09-10 11:04:03 -05:00
ocmcram: ocmcram@40300000 {
compatible = "mmio-sram";
reg = <0x40300000 0x20000>; /* 128k */
};
2012-04-26 13:47:59 -05:00
sdma: dma-controller@4a056000 {
compatible = "ti,omap4430-sdma";
reg = <0x4a056000 0x1000>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
2012-04-26 13:47:59 -05:00
#dma-cells = <1>;
2015-02-20 15:42:05 +02:00
dma-channels = <32>;
dma-requests = <127>;
2017-08-30 08:19:51 -07:00
ti,hwmods = "dma_system";
2012-04-26 13:47:59 -05:00
};
2012-05-10 19:46:00 +05:30
gpio1: gpio@4ae10000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x4ae10000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio1";
2013-04-04 15:16:16 -05:00
ti,gpio-always-on;
2012-05-10 19:46:00 +05:30
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio2: gpio@48055000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x48055000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio2";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio3: gpio@48057000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x48057000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio3";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio4: gpio@48059000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x48059000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio4";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio5: gpio@4805b000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x4805b000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio5";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio6: gpio@4805d000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x4805d000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio6";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio7: gpio@48051000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x48051000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio7";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
gpio8: gpio@48053000 {
compatible = "ti,omap4-gpio";
2012-10-23 10:37:09 +02:00
reg = <0x48053000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "gpio8";
gpio-controller;
#gpio-cells = <2>;
interrupt-controller;
2013-03-07 15:44:39 -06:00
#interrupt-cells = <2>;
2012-05-10 19:46:00 +05:30
};
2013-02-22 15:33:31 -06:00
gpmc: gpmc@50000000 {
compatible = "ti,omap4430-gpmc";
reg = <0x50000000 0x1000>;
#address-cells = <2>;
#size-cells = <1>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
2015-10-15 12:37:27 -05:00
dmas = <&sdma 4>;
dma-names = "rxtx";
2013-02-22 15:33:31 -06:00
gpmc,num-cs = <8>;
gpmc,num-waitpins = <4>;
ti,hwmods = "gpmc";
2014-02-26 11:38:09 +01:00
clocks = <&l3_iclk_div>;
clock-names = "fck";
2016-04-07 13:25:30 +03:00
interrupt-controller;
#interrupt-cells = <2>;
gpio-controller;
#gpio-cells = <2>;
2013-02-22 15:33:31 -06:00
};
2012-07-25 10:57:58 +05:30
i2c1: i2c@48070000 {
compatible = "ti,omap4-i2c";
2012-10-23 10:37:10 +02:00
reg = <0x48070000 0x100>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
2012-07-25 10:57:58 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "i2c1";
};
i2c2: i2c@48072000 {
compatible = "ti,omap4-i2c";
2012-10-23 10:37:10 +02:00
reg = <0x48072000 0x100>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
2012-07-25 10:57:58 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "i2c2";
};
i2c3: i2c@48060000 {
compatible = "ti,omap4-i2c";
2012-10-23 10:37:10 +02:00
reg = <0x48060000 0x100>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
2012-07-25 10:57:58 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "i2c3";
};
2012-10-23 10:37:10 +02:00
i2c4: i2c@4807a000 {
2012-07-25 10:57:58 +05:30
compatible = "ti,omap4-i2c";
2012-10-23 10:37:10 +02:00
reg = <0x4807a000 0x100>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
2012-07-25 10:57:58 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "i2c4";
};
2012-10-23 10:37:10 +02:00
i2c5: i2c@4807c000 {
2012-07-25 10:57:58 +05:30
compatible = "ti,omap4-i2c";
2012-10-23 10:37:10 +02:00
reg = <0x4807c000 0x100>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
2012-07-25 10:57:58 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "i2c5";
};
2013-10-10 16:15:34 -05:00
hwspinlock: spinlock@4a0f6000 {
compatible = "ti,omap4-hwspinlock";
reg = <0x4a0f6000 0x1000>;
ti,hwmods = "spinlock";
2014-01-13 18:26:45 -06:00
#hwlock-cells = <1>;
2013-10-10 16:15:34 -05:00
};
2013-02-13 14:58:36 +05:30
mcspi1: spi@48098000 {
compatible = "ti,omap4-mcspi";
reg = <0x48098000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
2013-02-13 14:58:36 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "mcspi1";
ti,spi-num-cs = <4>;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 35>,
<&sdma 36>,
<&sdma 37>,
<&sdma 38>,
<&sdma 39>,
<&sdma 40>,
<&sdma 41>,
<&sdma 42>;
dma-names = "tx0", "rx0", "tx1", "rx1",
"tx2", "rx2", "tx3", "rx3";
2013-02-13 14:58:36 +05:30
};
mcspi2: spi@4809a000 {
compatible = "ti,omap4-mcspi";
reg = <0x4809a000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
2013-02-13 14:58:36 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "mcspi2";
ti,spi-num-cs = <2>;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 43>,
<&sdma 44>,
<&sdma 45>,
<&sdma 46>;
dma-names = "tx0", "rx0", "tx1", "rx1";
2013-02-13 14:58:36 +05:30
};
mcspi3: spi@480b8000 {
compatible = "ti,omap4-mcspi";
reg = <0x480b8000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
2013-02-13 14:58:36 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "mcspi3";
ti,spi-num-cs = <2>;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 15>, <&sdma 16>;
dma-names = "tx0", "rx0";
2013-02-13 14:58:36 +05:30
};
mcspi4: spi@480ba000 {
compatible = "ti,omap4-mcspi";
reg = <0x480ba000 0x200>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
2013-02-13 14:58:36 +05:30
#address-cells = <1>;
#size-cells = <0>;
ti,hwmods = "mcspi4";
ti,spi-num-cs = <1>;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 70>, <&sdma 71>;
dma-names = "tx0", "rx0";
2013-02-13 14:58:36 +05:30
};
2012-05-10 19:46:00 +05:30
uart1: serial@4806a000 {
compatible = "ti,omap4-uart";
2012-10-23 10:37:11 +02:00
reg = <0x4806a000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart1";
clock-frequency = <48000000>;
};
uart2: serial@4806c000 {
compatible = "ti,omap4-uart";
2012-10-23 10:37:11 +02:00
reg = <0x4806c000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart2";
clock-frequency = <48000000>;
};
uart3: serial@48020000 {
compatible = "ti,omap4-uart";
2012-10-23 10:37:11 +02:00
reg = <0x48020000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart3";
clock-frequency = <48000000>;
};
uart4: serial@4806e000 {
compatible = "ti,omap4-uart";
2012-10-23 10:37:11 +02:00
reg = <0x4806e000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart4";
clock-frequency = <48000000>;
};
uart5: serial@48066000 {
2012-10-23 10:37:11 +02:00
compatible = "ti,omap4-uart";
reg = <0x48066000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart5";
clock-frequency = <48000000>;
};
uart6: serial@48068000 {
2012-10-23 10:37:11 +02:00
compatible = "ti,omap4-uart";
reg = <0x48068000 0x100>;
2015-03-11 15:43:49 +00:00
interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 19:46:00 +05:30
ti,hwmods = "uart6";
clock-frequency = <48000000>;
};
2012-08-07 12:48:21 +05:30
mmc1: mmc@4809c000 {
compatible = "ti,omap4-hsmmc";
2012-10-23 10:37:12 +02:00
reg = <0x4809c000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
2012-08-07 12:48:21 +05:30
ti,hwmods = "mmc1";
ti,dual-volt;
ti,needs-special-reset;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 61>, <&sdma 62>;
dma-names = "tx", "rx";
2014-02-19 20:26:40 +05:30
pbias-supply = <&pbias_mmc_reg>;
2012-08-07 12:48:21 +05:30
};
mmc2: mmc@480b4000 {
compatible = "ti,omap4-hsmmc";
2012-10-23 10:37:12 +02:00
reg = <0x480b4000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
2012-08-07 12:48:21 +05:30
ti,hwmods = "mmc2";
ti,needs-special-reset;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 47>, <&sdma 48>;
dma-names = "tx", "rx";
2012-08-07 12:48:21 +05:30
};
mmc3: mmc@480ad000 {
compatible = "ti,omap4-hsmmc";
2012-10-23 10:37:12 +02:00
reg = <0x480ad000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
2012-08-07 12:48:21 +05:30
ti,hwmods = "mmc3";
ti,needs-special-reset;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 77>, <&sdma 78>;
dma-names = "tx", "rx";
2012-08-07 12:48:21 +05:30
};
mmc4: mmc@480d1000 {
compatible = "ti,omap4-hsmmc";
2012-10-23 10:37:12 +02:00
reg = <0x480d1000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
2012-08-07 12:48:21 +05:30
ti,hwmods = "mmc4";
ti,needs-special-reset;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 57>, <&sdma 58>;
dma-names = "tx", "rx";
2012-08-07 12:48:21 +05:30
};
mmc5: mmc@480d5000 {
compatible = "ti,omap4-hsmmc";
2012-10-23 10:37:12 +02:00
reg = <0x480d5000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
2012-08-07 12:48:21 +05:30
ti,hwmods = "mmc5";
ti,needs-special-reset;
2012-04-26 13:47:59 -05:00
dmas = <&sdma 59>, <&sdma 60>;
dma-names = "tx", "rx";
2012-08-07 12:48:21 +05:30
};
2012-07-25 11:03:27 +05:30
2014-03-05 18:24:19 -06:00
mmu_dsp: mmu@4a066000 {
compatible = "ti,omap4-iommu";
reg = <0x4a066000 0x100>;
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
ti,hwmods = "mmu_dsp";
2015-07-10 12:28:56 -05:00
#iommu-cells = <0>;
2014-03-05 18:24:19 -06:00
};
mmu_ipu: mmu@55082000 {
compatible = "ti,omap4-iommu";
reg = <0x55082000 0x100>;
interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
ti,hwmods = "mmu_ipu";
2015-07-10 12:28:56 -05:00
#iommu-cells = <0>;
2014-03-05 18:24:19 -06:00
ti,iommu-bus-err-back;
};
2012-07-25 11:03:27 +05:30
keypad: keypad@4ae1c000 {
compatible = "ti,omap4-keypad";
2013-01-23 19:53:30 +05:30
reg = <0x4ae1c000 0x400>;
2012-07-25 11:03:27 +05:30
ti,hwmods = "kbd";
};
2012-08-29 16:31:04 +03:00
2012-08-29 16:31:07 +03:00
mcpdm: mcpdm@40132000 {
compatible = "ti,omap4-mcpdm";
reg = <0x40132000 0x7f>, /* MPU private access */
<0x49032000 0x7f>; /* L3 Interconnect */
reg-names = "mpu", "dma";
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
2012-08-29 16:31:07 +03:00
ti,hwmods = "mcpdm";
2013-03-11 08:50:21 +01:00
dmas = <&sdma 65>,
<&sdma 66>;
dma-names = "up_link", "dn_link";
2014-01-24 10:19:04 +02:00
status = "disabled";
2012-08-29 16:31:07 +03:00
};
dmic: dmic@4012e000 {
compatible = "ti,omap4-dmic";
reg = <0x4012e000 0x7f>, /* MPU private access */
<0x4902e000 0x7f>; /* L3 Interconnect */
reg-names = "mpu", "dma";
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
2012-08-29 16:31:07 +03:00
ti,hwmods = "dmic";
2013-03-11 08:50:21 +01:00
dmas = <&sdma 67>;
dma-names = "up_link";
2014-01-24 10:19:04 +02:00
status = "disabled";
2012-08-29 16:31:07 +03:00
};
2012-08-29 16:31:04 +03:00
mcbsp1: mcbsp@40122000 {
compatible = "ti,omap4-mcbsp";
reg = <0x40122000 0xff>, /* MPU private access */
<0x49022000 0xff>; /* L3 Interconnect */
reg-names = "mpu", "dma";
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
2012-08-29 16:31:04 +03:00
interrupt-names = "common";
ti,buffer-size = <128>;
ti,hwmods = "mcbsp1";
2013-03-11 08:50:21 +01:00
dmas = <&sdma 33>,
<&sdma 34>;
dma-names = "tx", "rx";
2014-01-24 10:19:04 +02:00
status = "disabled";
2012-08-29 16:31:04 +03:00
};
mcbsp2: mcbsp@40124000 {
compatible = "ti,omap4-mcbsp";
reg = <0x40124000 0xff>, /* MPU private access */
<0x49024000 0xff>; /* L3 Interconnect */
reg-names = "mpu", "dma";
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
2012-08-29 16:31:04 +03:00
interrupt-names = "common";
ti,buffer-size = <128>;
ti,hwmods = "mcbsp2";
2013-03-11 08:50:21 +01:00
dmas = <&sdma 17>,
<&sdma 18>;
dma-names = "tx", "rx";
2014-01-24 10:19:04 +02:00
status = "disabled";
2012-08-29 16:31:04 +03:00
};
mcbsp3: mcbsp@40126000 {
compatible = "ti,omap4-mcbsp";
reg = <0x40126000 0xff>, /* MPU private access */
<0x49026000 0xff>; /* L3 Interconnect */
reg-names = "mpu", "dma";
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
2012-08-29 16:31:04 +03:00
interrupt-names = "common";
ti,buffer-size = <128>;
ti,hwmods = "mcbsp3";
2013-03-11 08:50:21 +01:00
dmas = <&sdma 19>,
<&sdma 20>;
dma-names = "tx", "rx";
2014-01-24 10:19:04 +02:00
status = "disabled";
2012-08-29 16:31:04 +03:00
};
2012-11-01 09:09:51 -05:00
2014-04-22 17:23:35 -05:00
mailbox: mailbox@4a0f4000 {
compatible = "ti,omap4-mailbox";
reg = <0x4a0f4000 0x200>;
interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
ti,hwmods = "mailbox";
2014-11-03 17:07:35 -06:00
#mbox-cells = <1>;
2014-07-11 16:44:34 -05:00
ti,mbox-num-users = <3>;
ti,mbox-num-fifos = <8>;
2014-09-10 14:27:23 -05:00
mbox_ipu: mbox_ipu {
ti,mbox-tx = <0 0 0>;
ti,mbox-rx = <1 0 0>;
};
mbox_dsp: mbox_dsp {
ti,mbox-tx = <3 0 0>;
ti,mbox-rx = <2 0 0>;
};
2014-04-22 17:23:35 -05:00
};
2012-11-01 09:09:51 -05:00
timer1: timer@4ae18000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x4ae18000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer1";
ti,timer-alwon;
2017-12-08 17:17:28 +02:00
clocks = <&wkupaon_clkctrl OMAP5_TIMER1_CLKCTRL 24>;
2017-12-07 10:46:34 +02:00
clock-names = "fck";
2012-11-01 09:09:51 -05:00
};
timer2: timer@48032000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x48032000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer2";
};
timer3: timer@48034000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x48034000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer3";
};
timer4: timer@48036000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x48036000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer4";
};
timer5: timer@40138000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x40138000 0x80>,
<0x49038000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer5";
ti,timer-dsp;
2013-04-17 18:23:15 -05:00
ti,timer-pwm;
2012-11-01 09:09:51 -05:00
};
timer6: timer@4013a000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x4013a000 0x80>,
<0x4903a000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer6";
ti,timer-dsp;
ti,timer-pwm;
};
timer7: timer@4013c000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x4013c000 0x80>,
<0x4903c000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer7";
ti,timer-dsp;
};
timer8: timer@4013e000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x4013e000 0x80>,
<0x4903e000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer8";
ti,timer-dsp;
ti,timer-pwm;
};
timer9: timer@4803e000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x4803e000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer9";
2013-04-17 18:23:15 -05:00
ti,timer-pwm;
2012-11-01 09:09:51 -05:00
};
timer10: timer@48086000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x48086000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer10";
2013-04-17 18:23:15 -05:00
ti,timer-pwm;
2012-11-01 09:09:51 -05:00
};
timer11: timer@48088000 {
2013-03-19 12:38:18 -05:00
compatible = "ti,omap5430-timer";
2012-11-01 09:09:51 -05:00
reg = <0x48088000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
2012-11-01 09:09:51 -05:00
ti,hwmods = "timer11";
ti,timer-pwm;
};
2012-11-05 18:22:51 +05:30
2013-02-27 11:54:45 +05:30
wdt2: wdt@4ae14000 {
compatible = "ti,omap5-wdt", "ti,omap3-wdt";
reg = <0x4ae14000 0x80>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
2013-02-27 11:54:45 +05:30
ti,hwmods = "wd_timer2";
};
2013-12-17 15:32:21 +05:30
dmm@4e000000 {
compatible = "ti,omap5-dmm";
reg = <0x4e000000 0x800>;
interrupts = <0 113 0x4>;
ti,hwmods = "dmm";
};
2013-07-22 11:52:37 +01:00
emif1: emif@4c000000 {
2012-11-05 18:22:51 +05:30
compatible = "ti,emif-4d5";
ti,hwmods = "emif1";
2013-10-15 12:37:50 +05:30
ti,no-idle-on-init;
2012-11-05 18:22:51 +05:30
phy-type = <2>; /* DDR PHY type: Intelli PHY */
reg = <0x4c000000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
2012-11-05 18:22:51 +05:30
hw-caps-read-idle-ctrl;
hw-caps-ll-interface;
hw-caps-temp-alert;
};
2013-07-22 11:52:37 +01:00
emif2: emif@4d000000 {
2012-11-05 18:22:51 +05:30
compatible = "ti,emif-4d5";
ti,hwmods = "emif2";
2013-10-15 12:37:50 +05:30
ti,no-idle-on-init;
2012-11-05 18:22:51 +05:30
phy-type = <2>; /* DDR PHY type: Intelli PHY */
reg = <0x4d000000 0x400>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
2012-11-05 18:22:51 +05:30
hw-caps-read-idle-ctrl;
hw-caps-ll-interface;
hw-caps-temp-alert;
};
2013-03-07 19:05:17 +05:30
2013-08-21 20:01:32 +05:30
usb3: omap_dwc3@4a020000 {
2013-03-07 19:05:20 +05:30
compatible = "ti,dwc3";
ti,hwmods = "usb_otg_ss";
2013-08-21 20:01:30 +05:30
reg = <0x4a020000 0x10000>;
2013-05-31 14:32:57 +02:00
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
2013-03-07 19:05:20 +05:30
#address-cells = <1>;
#size-cells = <1>;
utmi-mode = <2>;
ranges;
2016-09-09 14:04:28 -07:00
dwc3: dwc3@4a030000 {
2013-07-02 21:20:24 +03:00
compatible = "snps,dwc3";
2013-08-21 20:01:30 +05:30
reg = <0x4a030000 0x10000>;
2015-07-08 13:42:31 +03:00
interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
interrupt-names = "peripheral",
"host",
"otg";
2014-03-03 17:08:15 +05:30
phys = <&usb2_phy>, <&usb3_phy>;
phy-names = "usb2-phy", "usb3-phy";
2013-10-10 16:19:54 +05:30
dr_mode = "peripheral";
2013-03-07 19:05:20 +05:30
};
};
2013-08-21 20:01:31 +05:30
ocp2scp@4a080000 {
2013-03-07 19:05:18 +05:30
compatible = "ti,omap-ocp2scp";
#address-cells = <1>;
#size-cells = <1>;
2013-08-21 20:01:31 +05:30
reg = <0x4a080000 0x20>;
2013-03-07 19:05:18 +05:30
ranges;
ti,hwmods = "ocp2scp1";
2013-03-07 19:05:19 +05:30
usb2_phy: usb2phy@4a084000 {
compatible = "ti,omap-usb2";
reg = <0x4a084000 0x7c>;
2015-12-21 14:43:21 +05:30
syscon-phy-power = <&scm_conf 0x300>;
2017-12-08 17:17:28 +02:00
clocks = <&usb_phy_cm_clk32k>,
<&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>;
2014-05-05 12:54:42 +03:00
clock-names = "wkupclk", "refclk";
2014-03-03 17:08:15 +05:30
#phy-cells = <0>;
2013-03-07 19:05:19 +05:30
};
usb3_phy: usb3phy@4a084400 {
compatible = "ti,omap-usb3";
reg = <0x4a084400 0x80>,
<0x4a084800 0x64>,
<0x4a084c00 0x40>;
reg-names = "phy_rx", "phy_tx", "pll_ctrl";
2015-12-21 14:43:21 +05:30
syscon-phy-power = <&scm_conf 0x370>;
2014-04-01 13:37:27 +03:00
clocks = <&usb_phy_cm_clk32k>,
<&sys_clkin>,
2017-12-08 17:17:28 +02:00
<&l3init_clkctrl OMAP5_USB_OTG_SS_CLKCTRL 8>;
2014-04-01 13:37:27 +03:00
clock-names = "wkupclk",
"sysclk",
"refclk";
2014-03-03 17:08:15 +05:30
#phy-cells = <0>;
2013-03-07 19:05:19 +05:30
};
2013-03-07 19:05:18 +05:30
};
2013-06-07 18:52:48 +05:30
usbhstll: usbhstll@4a062000 {
compatible = "ti,usbhs-tll";
reg = <0x4a062000 0x1000>;
interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
ti,hwmods = "usb_tll_hs";
};
usbhshost: usbhshost@4a064000 {
compatible = "ti,usbhs-host";
reg = <0x4a064000 0x800>;
ti,hwmods = "usb_host_hs";
#address-cells = <1>;
#size-cells = <1>;
ranges;
2014-02-27 16:18:26 +02:00
clocks = <&l3init_60m_fclk>,
<&xclk60mhsp1_ck>,
<&xclk60mhsp2_ck>;
clock-names = "refclk_60m_int",
"refclk_60m_ext_p1",
"refclk_60m_ext_p2";
2013-06-07 18:52:48 +05:30
usbhsohci: ohci@4a064800 {
2014-02-27 16:18:30 +02:00
compatible = "ti,ohci-omap3";
2013-06-07 18:52:48 +05:30
reg = <0x4a064800 0x400>;
interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
2017-11-10 09:00:16 -08:00
remote-wakeup-connected;
2013-06-07 18:52:48 +05:30
};
usbhsehci: ehci@4a064c00 {
2014-02-27 16:18:30 +02:00
compatible = "ti,ehci-omap";
2013-06-07 18:52:48 +05:30
reg = <0x4a064c00 0x400>;
interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
};
};
2013-06-18 22:36:38 -04:00
2013-08-16 12:01:02 -04:00
bandgap: bandgap@4a0021e0 {
2013-06-18 22:36:38 -04:00
reg = <0x4a0021e0 0xc
0x4a00232c 0xc
0x4a002380 0x2c
0x4a0023C0 0x3c>;
interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
compatible = "ti,omap5430-bandgap";
2013-08-16 12:01:02 -04:00
#thermal-sensor-cells = <1>;
2013-06-18 22:36:38 -04:00
};
2014-04-23 20:35:33 +03:00
/* OCP2SCP3 */
ocp2scp@4a090000 {
compatible = "ti,omap-ocp2scp";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x4a090000 0x20>;
ranges;
ti,hwmods = "ocp2scp3";
sata_phy: phy@4a096000 {
compatible = "ti,phy-pipe3-sata";
reg = <0x4A096000 0x80>, /* phy_rx */
<0x4A096400 0x64>, /* phy_tx */
<0x4A096800 0x40>; /* pll_ctrl */
reg-names = "phy_rx", "phy_tx", "pll_ctrl";
2015-12-21 14:43:21 +05:30
syscon-phy-power = <&scm_conf 0x374>;
2017-12-08 17:17:28 +02:00
clocks = <&sys_clkin>,
<&l3init_clkctrl OMAP5_SATA_CLKCTRL 8>;
2015-01-13 14:23:22 +02:00
clock-names = "sysclk", "refclk";
2014-04-23 20:35:33 +03:00
#phy-cells = <0>;
};
};
sata: sata@4a141100 {
compatible = "snps,dwc-ahci";
reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
phys = <&sata_phy>;
phy-names = "sata-phy";
2017-12-08 17:17:28 +02:00
clocks = <&l3init_clkctrl OMAP5_SATA_CLKCTRL 8>;
2014-04-23 20:35:33 +03:00
ti,hwmods = "sata";
2017-01-09 13:22:15 +01:00
ports-implemented = <0x1>;
2014-04-23 20:35:33 +03:00
};
2014-03-07 12:45:54 +02:00
dss: dss@58000000 {
compatible = "ti,omap5-dss";
reg = <0x58000000 0x80>;
status = "disabled";
ti,hwmods = "dss_core";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
2014-03-07 12:45:54 +02:00
clock-names = "fck";
#address-cells = <1>;
#size-cells = <1>;
ranges;
dispc@58001000 {
compatible = "ti,omap5-dispc";
reg = <0x58001000 0x1000>;
interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
ti,hwmods = "dss_dispc";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>;
2014-03-07 12:45:54 +02:00
clock-names = "fck";
};
2014-09-04 09:28:32 +03:00
rfbi: encoder@58002000 {
compatible = "ti,omap5-rfbi";
reg = <0x58002000 0x100>;
status = "disabled";
ti,hwmods = "dss_rfbi";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>, <&l3_iclk_div>;
2014-09-04 09:28:32 +03:00
clock-names = "fck", "ick";
};
2014-03-07 12:45:54 +02:00
dsi1: encoder@58004000 {
compatible = "ti,omap5-dsi";
reg = <0x58004000 0x200>,
<0x58004200 0x40>,
<0x58004300 0x40>;
reg-names = "proto", "phy", "pll";
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
ti,hwmods = "dss_dsi1";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>,
<&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
2014-03-07 12:45:54 +02:00
clock-names = "fck", "sys_clk";
};
dsi2: encoder@58005000 {
compatible = "ti,omap5-dsi";
reg = <0x58009000 0x200>,
<0x58009200 0x40>,
<0x58009300 0x40>;
reg-names = "proto", "phy", "pll";
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
ti,hwmods = "dss_dsi2";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 8>,
<&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
2014-03-07 12:45:54 +02:00
clock-names = "fck", "sys_clk";
};
hdmi: encoder@58060000 {
compatible = "ti,omap5-hdmi";
reg = <0x58040000 0x200>,
<0x58040200 0x80>,
<0x58040300 0x80>,
<0x58060000 0x19000>;
reg-names = "wp", "pll", "phy", "core";
interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
status = "disabled";
ti,hwmods = "dss_hdmi";
2017-12-08 17:17:28 +02:00
clocks = <&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 9>,
<&dss_clkctrl OMAP5_DSS_CORE_CLKCTRL 10>;
2014-03-07 12:45:54 +02:00
clock-names = "fck", "sys_clk";
2014-05-12 12:12:26 +03:00
dmas = <&sdma 76>;
dma-names = "audio_tx";
2014-03-07 12:45:54 +02:00
};
};
2014-06-05 20:11:12 -05:00
abb_mpu: regulator-abb-mpu {
compatible = "ti,abb-v2";
regulator-name = "abb_mpu";
#address-cells = <0>;
#size-cells = <0>;
clocks = <&sys_clkin>;
ti,settling-time = <50>;
ti,clock-cycles = <16>;
reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
<0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
reg-names = "base-address", "int-address",
"efuse-address", "ldo-address";
ti,tranxdone-status-mask = <0x80>;
/* LDOVBBMPU_MUX_CTRL */
ti,ldovbb-override-mask = <0x400>;
/* LDOVBBMPU_VSET_OUT */
ti,ldovbb-vset-mask = <0x1F>;
/*
* NOTE: only FBB mode used but actual vset will
* determine final biasing
*/
ti,abb_info = <
/*uV ABB efuse rbb_m fbb_m vset_m*/
1060000 0 0x0 0 0x02000000 0x01F00000
1250000 0 0x4 0 0x02000000 0x01F00000
>;
};
abb_mm: regulator-abb-mm {
compatible = "ti,abb-v2";
regulator-name = "abb_mm";
#address-cells = <0>;
#size-cells = <0>;
clocks = <&sys_clkin>;
ti,settling-time = <50>;
ti,clock-cycles = <16>;
reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
<0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
reg-names = "base-address", "int-address",
"efuse-address", "ldo-address";
ti,tranxdone-status-mask = <0x80000000>;
/* LDOVBBMM_MUX_CTRL */
ti,ldovbb-override-mask = <0x400>;
/* LDOVBBMM_VSET_OUT */
ti,ldovbb-vset-mask = <0x1F>;
/*
* NOTE: only FBB mode used but actual vset will
* determine final biasing
*/
ti,abb_info = <
/*uV ABB efuse rbb_m fbb_m vset_m*/
1025000 0 0x0 0 0x02000000 0x01F00000
1120000 0 0x4 0 0x02000000 0x01F00000
>;
};
2012-05-10 19:46:00 +05:30
};
};
2013-07-18 17:09:29 +03:00
2015-02-27 15:59:03 +02:00
&cpu_thermal {
polling-delay = <500>; /* milliseconds */
2017-03-09 13:35:57 +05:30
coefficients = <65 (-1791)>;
2015-02-27 15:59:03 +02:00
};
2017-12-08 17:17:28 +02:00
#include "omap54xx-clocks.dtsi"
2017-03-09 13:35:57 +05:30
&gpu_thermal {
coefficients = <117 (-2992)>;
};
&core_thermal {
coefficients = <0 2000>;
};