2013-05-22 20:45:32 +04:00
#include <dt-bindings/clock/tegra20-car.h>
2013-02-13 04:25:15 +04:00
#include <dt-bindings/gpio/tegra-gpio.h>
2013-12-05 14:44:08 +04:00
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
2013-02-13 23:51:51 +04:00
#include <dt-bindings/interrupt-controller/arm-gic.h>
2013-02-13 04:25:15 +04:00
2012-10-18 02:38:21 +04:00
#include "skeleton.dtsi"
2011-07-20 03:26:54 +04:00
/ {
compatible = "nvidia,tegra20";
2015-03-11 18:43:01 +03:00
interrupt-parent = <&lic>;
2011-07-20 03:26:54 +04:00
2013-11-26 04:53:16 +04:00
host1x@50000000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-host1x", "simple-bus";
reg = <0x50000000 0x00024000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_HOST1X>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 28>;
reset-names = "host1x";
2012-11-16 01:07:54 +04:00
#address-cells = <1>;
#size-cells = <1>;
ranges = <0x54000000 0x54000000 0x04000000>;
2013-11-26 04:53:16 +04:00
mpe@54040000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-mpe";
reg = <0x54040000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_MPE>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 60>;
reset-names = "mpe";
2012-11-16 01:07:54 +04:00
};
2013-11-26 04:53:16 +04:00
vi@54080000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-vi";
reg = <0x54080000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_VI>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 20>;
reset-names = "vi";
2012-11-16 01:07:54 +04:00
};
2013-11-26 04:53:16 +04:00
epp@540c0000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-epp";
reg = <0x540c0000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_EPP>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 19>;
reset-names = "epp";
2012-11-16 01:07:54 +04:00
};
2013-11-26 04:53:16 +04:00
isp@54100000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-isp";
reg = <0x54100000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_ISP>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 23>;
reset-names = "isp";
2012-11-16 01:07:54 +04:00
};
2013-11-26 04:53:16 +04:00
gr2d@54140000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-gr2d";
reg = <0x54140000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_GR2D>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 21>;
reset-names = "2d";
2012-11-16 01:07:54 +04:00
};
2014-12-12 18:19:19 +03:00
gr3d@54180000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-gr3d";
2014-12-12 18:19:19 +03:00
reg = <0x54180000 0x00040000>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_GR3D>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 24>;
reset-names = "3d";
2012-11-16 01:07:54 +04:00
};
dc@54200000 {
compatible = "nvidia,tegra20-dc";
reg = <0x54200000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_DISP1>,
<&tegra_car TEGRA20_CLK_PLL_P>;
2013-11-07 01:00:25 +04:00
clock-names = "dc", "parent";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 27>;
reset-names = "dc";
2012-11-16 01:07:54 +04:00
2014-02-19 02:03:31 +04:00
nvidia,head = <0>;
2012-11-16 01:07:54 +04:00
rgb {
status = "disabled";
};
};
dc@54240000 {
compatible = "nvidia,tegra20-dc";
reg = <0x54240000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_DISP2>,
<&tegra_car TEGRA20_CLK_PLL_P>;
2013-11-07 01:00:25 +04:00
clock-names = "dc", "parent";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 26>;
reset-names = "dc";
2012-11-16 01:07:54 +04:00
2014-02-19 02:03:31 +04:00
nvidia,head = <1>;
2012-11-16 01:07:54 +04:00
rgb {
status = "disabled";
};
};
2013-11-26 04:53:16 +04:00
hdmi@54280000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-hdmi";
reg = <0x54280000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_HDMI>,
<&tegra_car TEGRA20_CLK_PLL_D_OUT0>;
2013-01-11 12:01:21 +04:00
clock-names = "hdmi", "parent";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 51>;
reset-names = "hdmi";
2012-11-16 01:07:54 +04:00
status = "disabled";
};
2013-11-26 04:53:16 +04:00
tvo@542c0000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-tvo";
reg = <0x542c0000 0x00040000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_TVO>;
2012-11-16 01:07:54 +04:00
status = "disabled";
};
2014-12-12 18:19:19 +03:00
dsi@54300000 {
2012-11-16 01:07:54 +04:00
compatible = "nvidia,tegra20-dsi";
2014-12-12 18:19:19 +03:00
reg = <0x54300000 0x00040000>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_DSI>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 48>;
reset-names = "dsi";
2012-11-16 01:07:54 +04:00
status = "disabled";
};
};
2015-01-08 15:24:33 +03:00
timer@50040600 {
2012-09-20 00:17:24 +04:00
compatible = "arm,cortex-a9-twd-timer";
2015-03-11 18:43:01 +03:00
interrupt-parent = <&intc>;
2012-09-20 00:17:24 +04:00
reg = <0x50040600 0x20>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_PPI 13
2016-03-17 17:19:05 +03:00
(GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_TWD>;
2012-09-20 00:17:24 +04:00
};
2013-11-26 04:53:16 +04:00
intc: interrupt-controller@50041000 {
2011-11-30 05:29:19 +04:00
compatible = "arm,cortex-a9-gic";
2012-05-12 02:26:03 +04:00
reg = <0x50041000 0x1000
0x50040100 0x0100>;
2012-05-12 03:12:52 +04:00
interrupt-controller;
#interrupt-cells = <3>;
2015-03-11 18:43:01 +03:00
interrupt-parent = <&intc>;
2011-07-20 03:26:54 +04:00
};
2013-11-26 04:53:16 +04:00
cache-controller@50043000 {
2013-01-14 21:09:16 +04:00
compatible = "arm,pl310-cache";
reg = <0x50043000 0x1000>;
arm,data-latency = <5 5 2>;
arm,tag-latency = <4 4 2>;
cache-unified;
cache-level = <2>;
};
2015-03-11 18:43:01 +03:00
lic: interrupt-controller@60004000 {
compatible = "nvidia,tegra20-ictlr";
reg = <0x60004000 0x100>,
<0x60004100 0x50>,
<0x60004200 0x50>,
<0x60004300 0x50>;
interrupt-controller;
#interrupt-cells = <3>;
interrupt-parent = <&intc>;
};
2012-09-19 22:02:31 +04:00
timer@60005000 {
compatible = "nvidia,tegra20-timer";
reg = <0x60005000 0x60>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_TIMER>;
2012-09-19 22:02:31 +04:00
};
2013-11-26 04:53:16 +04:00
tegra_car: clock@60006000 {
2013-01-11 11:46:22 +04:00
compatible = "nvidia,tegra20-car";
reg = <0x60006000 0x1000>;
#clock-cells = <1>;
2013-11-07 01:01:16 +04:00
#reset-cells = <1>;
2013-01-11 11:46:22 +04:00
};
2014-08-26 10:14:03 +04:00
flow-controller@60007000 {
compatible = "nvidia,tegra20-flowctrl";
reg = <0x60007000 0x1000>;
};
2013-11-26 04:53:16 +04:00
apbdma: dma@6000a000 {
2012-01-12 03:09:54 +04:00
compatible = "nvidia,tegra20-apbdma";
reg = <0x6000a000 0x1200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_APBDMA>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 34>;
reset-names = "dma";
2013-11-12 00:05:59 +04:00
#dma-cells = <1>;
2012-01-12 03:09:54 +04:00
};
2015-08-08 16:58:12 +03:00
ahb@6000c000 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-ahb";
2015-08-08 16:58:12 +03:00
reg = <0x6000c000 0x110>; /* AHB Arbitration + Gizmo Controller */
2011-07-20 03:26:54 +04:00
};
2013-11-26 04:53:16 +04:00
gpio: gpio@6000d000 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-gpio";
2012-05-12 02:11:38 +04:00
reg = <0x6000d000 0x1000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
2011-07-20 03:26:54 +04:00
#gpio-cells = <2>;
gpio-controller;
2012-01-04 12:39:37 +04:00
#interrupt-cells = <2>;
interrupt-controller;
2015-10-09 18:51:47 +03:00
/*
2015-07-14 11:29:56 +03:00
gpio-ranges = <&pinmux 0 0 224>;
2015-10-09 18:51:47 +03:00
*/
2011-07-20 03:26:54 +04:00
};
2014-06-12 19:36:38 +04:00
apbmisc@70000800 {
compatible = "nvidia,tegra20-apbmisc";
reg = <0x70000800 0x64 /* Chip revision */
0x70000008 0x04>; /* Strapping options */
};
2013-11-26 04:53:16 +04:00
pinmux: pinmux@70000014 {
2011-10-12 02:16:13 +04:00
compatible = "nvidia,tegra20-pinmux";
2012-05-12 02:11:38 +04:00
reg = <0x70000014 0x10 /* Tri-state registers */
0x70000080 0x20 /* Mux registers */
0x700000a0 0x14 /* Pull-up/down registers */
0x70000868 0xa8>; /* Pad control registers */
2011-10-12 02:16:13 +04:00
};
2013-11-26 04:53:16 +04:00
das@70000c00 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-das";
reg = <0x70000c00 0x80>;
};
2013-03-06 22:28:32 +04:00
2013-11-26 04:53:16 +04:00
tegra_ac97: ac97@70002000 {
2013-01-05 05:18:44 +04:00
compatible = "nvidia,tegra20-ac97";
reg = <0x70002000 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_AC97>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 3>;
reset-names = "ac97";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 12>, <&apbdma 12>;
dma-names = "rx", "tx";
2013-01-05 05:18:44 +04:00
status = "disabled";
};
2012-05-12 03:03:26 +04:00
tegra_i2s1: i2s@70002800 {
compatible = "nvidia,tegra20-i2s";
reg = <0x70002800 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_I2S1>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 11>;
reset-names = "i2s";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 2>, <&apbdma 2>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-12 03:03:26 +04:00
};
tegra_i2s2: i2s@70002a00 {
compatible = "nvidia,tegra20-i2s";
reg = <0x70002a00 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_I2S2>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 18>;
reset-names = "i2s";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 1>, <&apbdma 1>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-12 03:03:26 +04:00
};
2012-12-19 10:31:11 +04:00
/*
* There are two serial driver i.e. 8250 based simple serial
* driver and APB DMA based serial driver for higher baudrate
* and performace. To enable the 8250 based driver, the compatible
* is "nvidia,tegra20-uart" and to enable the APB DMA based serial
2016-01-26 19:59:17 +03:00
* driver, the compatible is "nvidia,tegra20-hsuart".
2012-12-19 10:31:11 +04:00
*/
uarta: serial@70006000 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-uart";
reg = <0x70006000 0x40>;
reg-shift = <2>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_UARTA>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 6>;
reset-names = "serial";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 8>, <&apbdma 8>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-12-19 10:31:11 +04:00
uartb: serial@70006040 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-uart";
reg = <0x70006040 0x40>;
reg-shift = <2>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_UARTB>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 7>;
reset-names = "serial";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 9>, <&apbdma 9>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-12-19 10:31:11 +04:00
uartc: serial@70006200 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-uart";
reg = <0x70006200 0x100>;
reg-shift = <2>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_UARTC>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 55>;
reset-names = "serial";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 10>, <&apbdma 10>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-12-19 10:31:11 +04:00
uartd: serial@70006300 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-uart";
reg = <0x70006300 0x100>;
reg-shift = <2>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_UARTD>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 65>;
reset-names = "serial";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 19>, <&apbdma 19>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-12-19 10:31:11 +04:00
uarte: serial@70006400 {
2011-07-20 03:26:54 +04:00
compatible = "nvidia,tegra20-uart";
reg = <0x70006400 0x100>;
reg-shift = <2>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_UARTE>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 66>;
reset-names = "serial";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 20>, <&apbdma 20>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2013-11-26 04:53:16 +04:00
pwm: pwm@7000a000 {
2011-12-21 11:04:13 +04:00
compatible = "nvidia,tegra20-pwm";
reg = <0x7000a000 0x100>;
#pwm-cells = <2>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_PWM>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 17>;
reset-names = "pwm";
2013-03-13 03:40:51 +04:00
status = "disabled";
2011-12-21 11:04:13 +04:00
};
2013-11-26 04:53:16 +04:00
rtc@7000e000 {
2012-09-19 22:13:16 +04:00
compatible = "nvidia,tegra20-rtc";
reg = <0x7000e000 0x100>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_RTC>;
2012-09-19 22:13:16 +04:00
};
2012-05-12 03:03:26 +04:00
i2c@7000c000 {
compatible = "nvidia,tegra20-i2c";
reg = <0x7000c000 0x100>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
2012-05-12 03:12:52 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_I2C1>,
<&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
2013-01-11 12:01:21 +04:00
clock-names = "div-clk", "fast-clk";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 12>;
reset-names = "i2c";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 21>, <&apbdma 21>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-10-13 13:14:55 +04:00
};
2012-11-13 09:03:39 +04:00
spi@7000c380 {
compatible = "nvidia,tegra20-sflash";
reg = <0x7000c380 0x80>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
2012-11-13 09:03:39 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SPI>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 43>;
reset-names = "spi";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 11>, <&apbdma 11>;
dma-names = "rx", "tx";
2012-11-13 09:03:39 +04:00
status = "disabled";
};
2012-05-12 03:03:26 +04:00
i2c@7000c400 {
compatible = "nvidia,tegra20-i2c";
reg = <0x7000c400 0x100>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
2012-05-12 03:12:52 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_I2C2>,
<&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
2013-01-11 12:01:21 +04:00
clock-names = "div-clk", "fast-clk";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 54>;
reset-names = "i2c";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 22>, <&apbdma 22>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-05-12 03:03:26 +04:00
i2c@7000c500 {
compatible = "nvidia,tegra20-i2c";
reg = <0x7000c500 0x100>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
2012-05-12 03:12:52 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_I2C3>,
<&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
2013-01-11 12:01:21 +04:00
clock-names = "div-clk", "fast-clk";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 67>;
reset-names = "i2c";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 23>, <&apbdma 23>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-05-12 03:03:26 +04:00
i2c@7000d000 {
compatible = "nvidia,tegra20-i2c-dvc";
reg = <0x7000d000 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
2012-05-12 03:12:52 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_DVC>,
<&tegra_car TEGRA20_CLK_PLL_P_OUT3>;
2013-01-11 12:01:21 +04:00
clock-names = "div-clk", "fast-clk";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 47>;
reset-names = "i2c";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 24>, <&apbdma 24>;
dma-names = "rx", "tx";
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-07-20 03:26:54 +04:00
};
2012-10-30 11:05:23 +04:00
spi@7000d400 {
compatible = "nvidia,tegra20-slink";
reg = <0x7000d400 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
2012-10-30 11:05:23 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SBC1>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 41>;
reset-names = "spi";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 15>, <&apbdma 15>;
dma-names = "rx", "tx";
2012-10-30 11:05:23 +04:00
status = "disabled";
};
spi@7000d600 {
compatible = "nvidia,tegra20-slink";
reg = <0x7000d600 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
2012-10-30 11:05:23 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SBC2>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 44>;
reset-names = "spi";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 16>, <&apbdma 16>;
dma-names = "rx", "tx";
2012-10-30 11:05:23 +04:00
status = "disabled";
};
spi@7000d800 {
compatible = "nvidia,tegra20-slink";
2013-03-22 22:35:06 +04:00
reg = <0x7000d800 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
2012-10-30 11:05:23 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SBC3>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 46>;
reset-names = "spi";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 17>, <&apbdma 17>;
dma-names = "rx", "tx";
2012-10-30 11:05:23 +04:00
status = "disabled";
};
spi@7000da00 {
compatible = "nvidia,tegra20-slink";
reg = <0x7000da00 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
2012-10-30 11:05:23 +04:00
#address-cells = <1>;
#size-cells = <0>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SBC4>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 68>;
reset-names = "spi";
2013-11-12 00:05:59 +04:00
dmas = <&apbdma 18>, <&apbdma 18>;
dma-names = "rx", "tx";
2012-10-30 11:05:23 +04:00
status = "disabled";
};
2013-11-26 04:53:16 +04:00
kbc@7000e200 {
2013-01-11 17:33:03 +04:00
compatible = "nvidia,tegra20-kbc";
reg = <0x7000e200 0x100>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_KBC>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 36>;
reset-names = "kbc";
2013-01-11 17:33:03 +04:00
status = "disabled";
};
2013-11-26 04:53:16 +04:00
pmc@7000e400 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-pmc";
reg = <0x7000e400 0x400>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_PCLK>, <&clk32k_in>;
2013-04-03 15:31:27 +04:00
clock-names = "pclk", "clk32k_in";
2012-05-12 03:03:26 +04:00
};
2012-10-02 23:10:47 +04:00
memory-controller@7000f000 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-mc";
reg = <0x7000f000 0x024
0x7000f03c 0x3c4>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
2012-05-12 03:03:26 +04:00
};
2013-11-26 04:53:16 +04:00
iommu@7000f024 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-gart";
reg = <0x7000f024 0x00000018 /* controller registers */
0x58000000 0x02000000>; /* GART aperture */
};
2012-10-02 23:10:47 +04:00
memory-controller@7000f400 {
2012-05-12 03:03:26 +04:00
compatible = "nvidia,tegra20-emc";
reg = <0x7000f400 0x200>;
2012-05-12 03:12:52 +04:00
#address-cells = <1>;
#size-cells = <0>;
2011-07-20 03:26:54 +04:00
};
2011-11-04 13:12:39 +04:00
2014-06-12 19:36:38 +04:00
fuse@7000f800 {
compatible = "nvidia,tegra20-efuse";
2015-04-29 14:53:21 +03:00
reg = <0x7000f800 0x400>;
2014-06-12 19:36:38 +04:00
clocks = <&tegra_car TEGRA20_CLK_FUSE>;
clock-names = "fuse";
resets = <&tegra_car 39>;
reset-names = "fuse";
};
2013-11-26 04:53:16 +04:00
pcie-controller@80003000 {
2013-08-09 18:49:19 +04:00
compatible = "nvidia,tegra20-pcie";
device_type = "pci";
reg = <0x80003000 0x00000800 /* PADS registers */
0x80003800 0x00000200 /* AFI registers */
0x90000000 0x10000000>; /* configuration space */
reg-names = "pads", "afi", "cs";
interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
interrupt-names = "intr", "msi";
2014-03-05 17:25:46 +04:00
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 0>;
interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
2013-08-09 18:49:19 +04:00
bus-range = <0x00 0xff>;
#address-cells = <3>;
#size-cells = <2>;
ranges = <0x82000000 0 0x80000000 0x80000000 0 0x00001000 /* port 0 registers */
0x82000000 0 0x80001000 0x80001000 0 0x00001000 /* port 1 registers */
0x81000000 0 0 0x82000000 0 0x00010000 /* downstream I/O */
2013-08-09 18:49:31 +04:00
0x82000000 0 0xa0000000 0xa0000000 0 0x08000000 /* non-prefetchable memory */
0xc2000000 0 0xa8000000 0xa8000000 0 0x18000000>; /* prefetchable memory */
2013-08-09 18:49:19 +04:00
clocks = <&tegra_car TEGRA20_CLK_PEX>,
<&tegra_car TEGRA20_CLK_AFI>,
<&tegra_car TEGRA20_CLK_PLL_E>;
2013-11-07 21:59:42 +04:00
clock-names = "pex", "afi", "pll_e";
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 70>,
2015-08-27 12:44:48 +03:00
<&tegra_car 72>,
<&tegra_car 74>;
2013-11-07 01:01:16 +04:00
reset-names = "pex", "afi", "pcie_x";
2013-08-09 18:49:19 +04:00
status = "disabled";
pci@1,0 {
device_type = "pci";
assigned-addresses = <0x82000800 0 0x80000000 0 0x1000>;
reg = <0x000800 0 0 0 0>;
status = "disabled";
#address-cells = <3>;
#size-cells = <2>;
ranges;
nvidia,num-lanes = <2>;
};
pci@2,0 {
device_type = "pci";
assigned-addresses = <0x82001000 0 0x80001000 0 0x1000>;
reg = <0x001000 0 0 0 0>;
status = "disabled";
#address-cells = <3>;
#size-cells = <2>;
ranges;
nvidia,num-lanes = <2>;
};
};
2011-11-04 13:12:39 +04:00
usb@c5000000 {
compatible = "nvidia,tegra20-ehci", "usb-ehci";
reg = <0xc5000000 0x4000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
2011-11-04 13:12:39 +04:00
phy_type = "utmi";
2012-03-07 09:04:33 +04:00
nvidia,has-legacy-mode;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USBD>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 22>;
reset-names = "usb";
2012-12-14 00:59:07 +04:00
nvidia,needs-double-reset;
2013-01-16 07:30:19 +04:00
nvidia,phy = <&phy1>;
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-11-04 13:12:39 +04:00
};
2013-05-16 18:12:57 +04:00
phy1: usb-phy@c5000000 {
2013-03-06 22:28:33 +04:00
compatible = "nvidia,tegra20-usb-phy";
2013-05-16 18:12:57 +04:00
reg = <0xc5000000 0x4000 0xc5000000 0x4000>;
2013-03-06 22:28:33 +04:00
phy_type = "utmi";
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USBD>,
<&tegra_car TEGRA20_CLK_PLL_U>,
<&tegra_car TEGRA20_CLK_CLK_M>,
<&tegra_car TEGRA20_CLK_USBD>;
2013-05-16 18:12:57 +04:00
clock-names = "reg", "pll_u", "timer", "utmi-pads";
2014-07-04 05:09:37 +04:00
resets = <&tegra_car 22>, <&tegra_car 22>;
reset-names = "usb", "utmi-pads";
2013-03-06 22:28:33 +04:00
nvidia,has-legacy-mode;
2013-07-17 10:31:00 +04:00
nvidia,hssync-start-delay = <9>;
nvidia,idle-wait-delay = <17>;
nvidia,elastic-limit = <16>;
nvidia,term-range-adj = <6>;
nvidia,xcvr-setup = <9>;
nvidia,xcvr-lsfslew = <1>;
nvidia,xcvr-lsrslew = <1>;
2014-07-04 05:09:37 +04:00
nvidia,has-utmi-pad-registers;
2013-05-16 18:12:57 +04:00
status = "disabled";
2013-03-06 22:28:33 +04:00
};
2011-11-04 13:12:39 +04:00
usb@c5004000 {
compatible = "nvidia,tegra20-ehci", "usb-ehci";
reg = <0xc5004000 0x4000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
2011-11-04 13:12:39 +04:00
phy_type = "ulpi";
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USB2>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 58>;
reset-names = "usb";
2013-01-16 07:30:19 +04:00
nvidia,phy = <&phy2>;
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-11-04 13:12:39 +04:00
};
2013-05-16 18:12:57 +04:00
phy2: usb-phy@c5004000 {
2013-03-06 22:28:33 +04:00
compatible = "nvidia,tegra20-usb-phy";
2013-05-16 18:12:57 +04:00
reg = <0xc5004000 0x4000>;
2013-03-06 22:28:33 +04:00
phy_type = "ulpi";
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USB2>,
<&tegra_car TEGRA20_CLK_PLL_U>,
<&tegra_car TEGRA20_CLK_CDEV2>;
2013-05-16 18:12:57 +04:00
clock-names = "reg", "pll_u", "ulpi-link";
2014-07-04 05:09:37 +04:00
resets = <&tegra_car 58>, <&tegra_car 22>;
reset-names = "usb", "utmi-pads";
2013-05-16 18:12:57 +04:00
status = "disabled";
2013-03-06 22:28:33 +04:00
};
2011-11-04 13:12:39 +04:00
usb@c5008000 {
compatible = "nvidia,tegra20-ehci", "usb-ehci";
reg = <0xc5008000 0x4000>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
2011-11-04 13:12:39 +04:00
phy_type = "utmi";
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USB3>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 59>;
reset-names = "usb";
2013-01-16 07:30:19 +04:00
nvidia,phy = <&phy3>;
2012-06-11 23:09:45 +04:00
status = "disabled";
2011-11-04 13:12:39 +04:00
};
2012-05-07 10:43:47 +04:00
2013-05-16 18:12:57 +04:00
phy3: usb-phy@c5008000 {
2013-03-06 22:28:33 +04:00
compatible = "nvidia,tegra20-usb-phy";
2013-05-16 18:12:57 +04:00
reg = <0xc5008000 0x4000 0xc5000000 0x4000>;
2013-03-06 22:28:33 +04:00
phy_type = "utmi";
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_USB3>,
<&tegra_car TEGRA20_CLK_PLL_U>,
<&tegra_car TEGRA20_CLK_CLK_M>,
<&tegra_car TEGRA20_CLK_USBD>;
2013-05-16 18:12:57 +04:00
clock-names = "reg", "pll_u", "timer", "utmi-pads";
2014-07-04 05:09:37 +04:00
resets = <&tegra_car 59>, <&tegra_car 22>;
reset-names = "usb", "utmi-pads";
2013-07-17 10:31:00 +04:00
nvidia,hssync-start-delay = <9>;
nvidia,idle-wait-delay = <17>;
nvidia,elastic-limit = <16>;
nvidia,term-range-adj = <6>;
nvidia,xcvr-setup = <9>;
nvidia,xcvr-lsfslew = <2>;
nvidia,xcvr-lsrslew = <2>;
2013-05-16 18:12:57 +04:00
status = "disabled";
2013-03-06 22:28:33 +04:00
};
2012-05-12 03:03:26 +04:00
sdhci@c8000000 {
compatible = "nvidia,tegra20-sdhci";
reg = <0xc8000000 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SDMMC1>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 14>;
reset-names = "sdhci";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-07 10:43:47 +04:00
};
2012-05-10 01:42:31 +04:00
2012-05-12 03:03:26 +04:00
sdhci@c8000200 {
compatible = "nvidia,tegra20-sdhci";
reg = <0xc8000200 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SDMMC2>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 9>;
reset-names = "sdhci";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-10 01:42:31 +04:00
};
2012-05-10 01:45:33 +04:00
2012-05-12 03:03:26 +04:00
sdhci@c8000400 {
compatible = "nvidia,tegra20-sdhci";
reg = <0xc8000400 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SDMMC3>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 69>;
reset-names = "sdhci";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-12 03:03:26 +04:00
};
sdhci@c8000600 {
compatible = "nvidia,tegra20-sdhci";
reg = <0xc8000600 0x200>;
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
2013-05-22 20:45:32 +04:00
clocks = <&tegra_car TEGRA20_CLK_SDMMC4>;
2013-11-07 01:01:16 +04:00
resets = <&tegra_car 15>;
reset-names = "sdhci";
2012-06-11 23:09:45 +04:00
status = "disabled";
2012-05-12 03:03:26 +04:00
};
2013-01-11 17:26:55 +04:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu@0 {
device_type = "cpu";
compatible = "arm,cortex-a9";
reg = <0>;
};
cpu@1 {
device_type = "cpu";
compatible = "arm,cortex-a9";
reg = <1>;
};
};
2012-05-12 03:03:26 +04:00
pmu {
compatible = "arm,cortex-a9-pmu";
2013-02-13 23:51:51 +04:00
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
2012-05-10 01:45:33 +04:00
};
2011-07-20 03:26:54 +04:00
};