2019-06-03 07:44:50 +02:00
/* SPDX-License-Identifier: GPL-2.0-only */
2012-03-05 11:49:33 +00:00
/*
* Copyright ( C ) 2012 ARM Ltd .
*/
# ifndef __ASM_HW_BREAKPOINT_H
# define __ASM_HW_BREAKPOINT_H
2015-07-07 17:30:02 +01:00
# include <asm/cputype.h>
2015-10-19 14:24:54 +01:00
# include <asm/cpufeature.h>
2016-09-08 13:55:38 +01:00
# include <asm/sysreg.h>
2016-01-25 18:50:12 +00:00
# include <asm/virt.h>
2015-07-07 17:30:02 +01:00
2012-03-05 11:49:33 +00:00
struct arch_hw_breakpoint_ctrl {
u32 __reserved : 19 ,
len : 8 ,
type : 2 ,
privilege : 2 ,
enabled : 1 ;
} ;
struct arch_hw_breakpoint {
u64 address ;
u64 trigger ;
struct arch_hw_breakpoint_ctrl ctrl ;
} ;
2016-01-25 18:50:12 +00:00
/* Privilege Levels */
# define AARCH64_BREAKPOINT_EL1 1
# define AARCH64_BREAKPOINT_EL0 2
# define DBG_HMC_HYP (1 << 13)
2012-03-05 11:49:33 +00:00
static inline u32 encode_ctrl_reg ( struct arch_hw_breakpoint_ctrl ctrl )
{
2016-01-25 18:50:12 +00:00
u32 val = ( ctrl . len < < 5 ) | ( ctrl . type < < 3 ) | ( ctrl . privilege < < 1 ) |
2012-03-05 11:49:33 +00:00
ctrl . enabled ;
2016-01-25 18:50:12 +00:00
if ( is_kernel_in_hyp_mode ( ) & & ctrl . privilege = = AARCH64_BREAKPOINT_EL1 )
val | = DBG_HMC_HYP ;
return val ;
2012-03-05 11:49:33 +00:00
}
static inline void decode_ctrl_reg ( u32 reg ,
struct arch_hw_breakpoint_ctrl * ctrl )
{
ctrl - > enabled = reg & 0x1 ;
reg > > = 1 ;
ctrl - > privilege = reg & 0x3 ;
reg > > = 2 ;
ctrl - > type = reg & 0x3 ;
reg > > = 2 ;
ctrl - > len = reg & 0xff ;
}
/* Breakpoint */
# define ARM_BREAKPOINT_EXECUTE 0
/* Watchpoints */
# define ARM_BREAKPOINT_LOAD 1
# define ARM_BREAKPOINT_STORE 2
# define AARCH64_ESR_ACCESS_MASK (1 << 6)
/* Lengths */
# define ARM_BREAKPOINT_LEN_1 0x1
# define ARM_BREAKPOINT_LEN_2 0x3
2016-11-14 19:32:45 +05:30
# define ARM_BREAKPOINT_LEN_3 0x7
2012-03-05 11:49:33 +00:00
# define ARM_BREAKPOINT_LEN_4 0xf
2016-11-14 19:32:45 +05:30
# define ARM_BREAKPOINT_LEN_5 0x1f
# define ARM_BREAKPOINT_LEN_6 0x3f
# define ARM_BREAKPOINT_LEN_7 0x7f
2012-03-05 11:49:33 +00:00
# define ARM_BREAKPOINT_LEN_8 0xff
/* Kernel stepping */
# define ARM_KERNEL_STEP_NONE 0
# define ARM_KERNEL_STEP_ACTIVE 1
# define ARM_KERNEL_STEP_SUSPEND 2
/*
* Limits .
* Changing these will require modifications to the register accessors .
*/
# define ARM_MAX_BRP 16
# define ARM_MAX_WRP 16
/* Virtual debug register bases. */
# define AARCH64_DBG_REG_BVR 0
# define AARCH64_DBG_REG_BCR (AARCH64_DBG_REG_BVR + ARM_MAX_BRP)
# define AARCH64_DBG_REG_WVR (AARCH64_DBG_REG_BCR + ARM_MAX_BRP)
# define AARCH64_DBG_REG_WCR (AARCH64_DBG_REG_WVR + ARM_MAX_WRP)
/* Debug register names. */
2016-09-08 13:55:38 +01:00
# define AARCH64_DBG_REG_NAME_BVR bvr
# define AARCH64_DBG_REG_NAME_BCR bcr
# define AARCH64_DBG_REG_NAME_WVR wvr
# define AARCH64_DBG_REG_NAME_WCR wcr
2012-03-05 11:49:33 +00:00
/* Accessor macros for the debug registers. */
# define AARCH64_DBG_READ(N, REG, VAL) do {\
2016-09-08 13:55:38 +01:00
VAL = read_sysreg ( dbg # # REG # # N # # _el1 ) ; \
2012-03-05 11:49:33 +00:00
} while ( 0 )
# define AARCH64_DBG_WRITE(N, REG, VAL) do {\
2016-09-08 13:55:38 +01:00
write_sysreg ( VAL , dbg # # REG # # N # # _el1 ) ; \
2012-03-05 11:49:33 +00:00
} while ( 0 )
struct task_struct ;
struct notifier_block ;
2018-06-26 04:58:53 +02:00
struct perf_event_attr ;
2012-03-05 11:49:33 +00:00
struct perf_event ;
struct pmu ;
extern int arch_bp_generic_fields ( struct arch_hw_breakpoint_ctrl ctrl ,
2016-11-14 19:32:43 +05:30
int * gen_len , int * gen_type , int * offset ) ;
2018-06-26 04:58:49 +02:00
extern int arch_check_bp_in_kernelspace ( struct arch_hw_breakpoint * hw ) ;
2018-06-26 04:58:53 +02:00
extern int hw_breakpoint_arch_parse ( struct perf_event * bp ,
const struct perf_event_attr * attr ,
struct arch_hw_breakpoint * hw ) ;
2012-03-05 11:49:33 +00:00
extern int hw_breakpoint_exceptions_notify ( struct notifier_block * unused ,
unsigned long val , void * data ) ;
extern int arch_install_hw_breakpoint ( struct perf_event * bp ) ;
extern void arch_uninstall_hw_breakpoint ( struct perf_event * bp ) ;
extern void hw_breakpoint_pmu_read ( struct perf_event * bp ) ;
extern int hw_breakpoint_slots ( int type ) ;
# ifdef CONFIG_HAVE_HW_BREAKPOINT
extern void hw_breakpoint_thread_switch ( struct task_struct * next ) ;
extern void ptrace_hw_copy_thread ( struct task_struct * task ) ;
# else
static inline void hw_breakpoint_thread_switch ( struct task_struct * next )
{
}
static inline void ptrace_hw_copy_thread ( struct task_struct * task )
{
}
# endif
2015-07-07 17:30:02 +01:00
/* Determine number of BRP registers available. */
static inline int get_num_brps ( void )
{
2017-03-23 15:14:39 +00:00
u64 dfr0 = read_sanitised_ftr_reg ( SYS_ID_AA64DFR0_EL1 ) ;
2015-10-19 14:24:54 +01:00
return 1 +
2015-11-18 17:08:58 +00:00
cpuid_feature_extract_unsigned_field ( dfr0 ,
2015-10-19 14:24:54 +01:00
ID_AA64DFR0_BRPS_SHIFT ) ;
2015-07-07 17:30:02 +01:00
}
/* Determine number of WRP registers available. */
static inline int get_num_wrps ( void )
{
2017-03-23 15:14:39 +00:00
u64 dfr0 = read_sanitised_ftr_reg ( SYS_ID_AA64DFR0_EL1 ) ;
2015-10-19 14:24:54 +01:00
return 1 +
2015-11-18 17:08:58 +00:00
cpuid_feature_extract_unsigned_field ( dfr0 ,
2015-10-19 14:24:54 +01:00
ID_AA64DFR0_WRPS_SHIFT ) ;
2015-07-07 17:30:02 +01:00
}
2012-03-05 11:49:33 +00:00
# endif /* __ASM_BREAKPOINT_H */