2013-01-29 22:25:22 +04:00
/*
* S3C24XX IRQ handling
2007-02-11 20:31:01 +03:00
*
2009-11-14 01:54:13 +03:00
* Copyright ( c ) 2003 - 2004 Simtec Electronics
2007-02-11 20:31:01 +03:00
* Ben Dooks < ben @ simtec . co . uk >
2013-01-29 22:25:22 +04:00
* Copyright ( c ) 2012 Heiko Stuebner < heiko @ sntech . de >
2007-02-11 20:31:01 +03:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*/
# include <linux/init.h>
2013-01-29 22:25:22 +04:00
# include <linux/slab.h>
2007-02-11 20:31:01 +03:00
# include <linux/module.h>
2013-01-29 22:25:22 +04:00
# include <linux/io.h>
# include <linux/err.h>
2007-02-11 20:31:01 +03:00
# include <linux/interrupt.h>
# include <linux/ioport.h>
2011-12-22 04:26:03 +04:00
# include <linux/device.h>
2013-01-29 22:25:22 +04:00
# include <linux/irqdomain.h>
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:25 +04:00
# include <asm/exception.h>
2007-02-11 20:31:01 +03:00
# include <asm/mach/irq.h>
2013-01-29 22:25:22 +04:00
# include <mach/regs-irq.h>
# include <mach/regs-gpio.h>
2007-02-11 20:31:01 +03:00
2008-10-08 01:26:09 +04:00
# include <plat/cpu.h>
2013-01-29 22:25:22 +04:00
# include <plat/regs-irqtype.h>
2008-10-08 01:26:09 +04:00
# include <plat/pm.h>
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
# define S3C_IRQTYPE_NONE 0
# define S3C_IRQTYPE_EINT 1
# define S3C_IRQTYPE_EDGE 2
# define S3C_IRQTYPE_LEVEL 3
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
struct s3c_irq_data {
unsigned int type ;
unsigned long parent_irq ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* data gets filled during init */
struct s3c_irq_intc * intc ;
unsigned long sub_bits ;
struct s3c_irq_intc * sub_intc ;
2007-02-11 20:31:01 +03:00
} ;
2013-01-29 22:25:22 +04:00
/*
* Sructure holding the controller data
* @ reg_pending register holding pending irqs
* @ reg_intpnd special register intpnd in main intc
* @ reg_mask mask register
* @ domain irq_domain of the controller
* @ parent parent controller for ext and sub irqs
* @ irqs irq - data , always s3c_irq_data [ 32 ]
*/
struct s3c_irq_intc {
void __iomem * reg_pending ;
void __iomem * reg_intpnd ;
void __iomem * reg_mask ;
struct irq_domain * domain ;
struct s3c_irq_intc * parent ;
struct s3c_irq_data * irqs ;
2007-02-11 20:31:01 +03:00
} ;
2013-04-04 09:53:49 +04:00
/*
* Array holding pointers to the global controller structs
* [ 0 ] . . . main_intc
* [ 1 ] . . . sub_intc
* [ 2 ] . . . main_intc2 on s3c2416
*/
static struct s3c_irq_intc * s3c_intc [ 3 ] ;
2013-01-29 22:25:22 +04:00
static void s3c_irq_mask ( struct irq_data * data )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
struct s3c_irq_intc * intc = data - > domain - > host_data ;
struct s3c_irq_intc * parent_intc = intc - > parent ;
struct s3c_irq_data * irq_data = & intc - > irqs [ data - > hwirq ] ;
struct s3c_irq_data * parent_data ;
2007-02-11 20:31:01 +03:00
unsigned long mask ;
2013-01-29 22:25:22 +04:00
unsigned int irqno ;
mask = __raw_readl ( intc - > reg_mask ) ;
mask | = ( 1UL < < data - > hwirq ) ;
__raw_writel ( mask , intc - > reg_mask ) ;
2013-03-07 07:38:16 +04:00
if ( parent_intc ) {
2013-01-29 22:25:22 +04:00
parent_data = & parent_intc - > irqs [ irq_data - > parent_irq ] ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* check to see if we need to mask the parent IRQ */
if ( ( mask & parent_data - > sub_bits ) = = parent_data - > sub_bits ) {
irqno = irq_find_mapping ( parent_intc - > domain ,
irq_data - > parent_irq ) ;
s3c_irq_mask ( irq_get_irq_data ( irqno ) ) ;
}
}
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
static void s3c_irq_unmask ( struct irq_data * data )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
struct s3c_irq_intc * intc = data - > domain - > host_data ;
struct s3c_irq_intc * parent_intc = intc - > parent ;
struct s3c_irq_data * irq_data = & intc - > irqs [ data - > hwirq ] ;
2007-02-11 20:31:01 +03:00
unsigned long mask ;
2013-01-29 22:25:22 +04:00
unsigned int irqno ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
mask = __raw_readl ( intc - > reg_mask ) ;
mask & = ~ ( 1UL < < data - > hwirq ) ;
__raw_writel ( mask , intc - > reg_mask ) ;
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:16 +04:00
if ( parent_intc ) {
2013-01-29 22:25:22 +04:00
irqno = irq_find_mapping ( parent_intc - > domain ,
irq_data - > parent_irq ) ;
s3c_irq_unmask ( irq_get_irq_data ( irqno ) ) ;
2007-02-11 20:31:01 +03:00
}
}
2013-01-29 22:25:22 +04:00
static inline void s3c_irq_ack ( struct irq_data * data )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
struct s3c_irq_intc * intc = data - > domain - > host_data ;
unsigned long bitval = 1UL < < data - > hwirq ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
__raw_writel ( bitval , intc - > reg_pending ) ;
if ( intc - > reg_intpnd )
__raw_writel ( bitval , intc - > reg_intpnd ) ;
2007-02-11 20:31:01 +03:00
}
2013-04-04 09:53:45 +04:00
static int s3c_irq_type ( struct irq_data * data , unsigned int type )
{
switch ( type ) {
case IRQ_TYPE_NONE :
break ;
case IRQ_TYPE_EDGE_RISING :
case IRQ_TYPE_EDGE_FALLING :
case IRQ_TYPE_EDGE_BOTH :
irq_set_handler ( data - > irq , handle_edge_irq ) ;
break ;
case IRQ_TYPE_LEVEL_LOW :
case IRQ_TYPE_LEVEL_HIGH :
irq_set_handler ( data - > irq , handle_level_irq ) ;
break ;
default :
pr_err ( " No such irq type %d " , type ) ;
return - EINVAL ;
}
return 0 ;
}
2013-01-29 22:25:22 +04:00
static int s3c_irqext_type_set ( void __iomem * gpcon_reg ,
void __iomem * extint_reg ,
unsigned long gpcon_offset ,
unsigned long extint_offset ,
unsigned int type )
2007-02-11 20:31:01 +03:00
{
unsigned long newvalue = 0 , value ;
/* Set the GPIO to external interrupt mode */
value = __raw_readl ( gpcon_reg ) ;
value = ( value & ~ ( 3 < < gpcon_offset ) ) | ( 0x02 < < gpcon_offset ) ;
__raw_writel ( value , gpcon_reg ) ;
/* Set the external interrupt to pointed trigger type */
switch ( type )
{
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_NONE :
2013-01-29 22:25:22 +04:00
pr_warn ( " No edge setting! \n " ) ;
2007-02-11 20:31:01 +03:00
break ;
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_EDGE_RISING :
2007-02-11 20:31:01 +03:00
newvalue = S3C2410_EXTINT_RISEEDGE ;
break ;
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_EDGE_FALLING :
2007-02-11 20:31:01 +03:00
newvalue = S3C2410_EXTINT_FALLEDGE ;
break ;
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_EDGE_BOTH :
2007-02-11 20:31:01 +03:00
newvalue = S3C2410_EXTINT_BOTHEDGE ;
break ;
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_LEVEL_LOW :
2007-02-11 20:31:01 +03:00
newvalue = S3C2410_EXTINT_LOWLEV ;
break ;
2008-07-27 07:23:31 +04:00
case IRQ_TYPE_LEVEL_HIGH :
2007-02-11 20:31:01 +03:00
newvalue = S3C2410_EXTINT_HILEV ;
break ;
default :
2013-01-29 22:25:22 +04:00
pr_err ( " No such irq type %d " , type ) ;
return - EINVAL ;
2007-02-11 20:31:01 +03:00
}
value = __raw_readl ( extint_reg ) ;
value = ( value & ~ ( 7 < < extint_offset ) ) | ( newvalue < < extint_offset ) ;
__raw_writel ( value , extint_reg ) ;
return 0 ;
}
2013-02-13 02:23:01 +04:00
static int s3c_irqext_type ( struct irq_data * data , unsigned int type )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
void __iomem * extint_reg ;
void __iomem * gpcon_reg ;
unsigned long gpcon_offset , extint_offset ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
if ( ( data - > hwirq > = 4 ) & & ( data - > hwirq < = 7 ) ) {
gpcon_reg = S3C2410_GPFCON ;
extint_reg = S3C24XX_EXTINT0 ;
gpcon_offset = ( data - > hwirq ) * 2 ;
extint_offset = ( data - > hwirq ) * 4 ;
} else if ( ( data - > hwirq > = 8 ) & & ( data - > hwirq < = 15 ) ) {
gpcon_reg = S3C2410_GPGCON ;
extint_reg = S3C24XX_EXTINT1 ;
gpcon_offset = ( data - > hwirq - 8 ) * 2 ;
extint_offset = ( data - > hwirq - 8 ) * 4 ;
} else if ( ( data - > hwirq > = 16 ) & & ( data - > hwirq < = 23 ) ) {
gpcon_reg = S3C2410_GPGCON ;
extint_reg = S3C24XX_EXTINT2 ;
gpcon_offset = ( data - > hwirq - 8 ) * 2 ;
extint_offset = ( data - > hwirq - 16 ) * 4 ;
} else {
return - EINVAL ;
}
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
return s3c_irqext_type_set ( gpcon_reg , extint_reg , gpcon_offset ,
extint_offset , type ) ;
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
static int s3c_irqext0_type ( struct irq_data * data , unsigned int type )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
void __iomem * extint_reg ;
void __iomem * gpcon_reg ;
unsigned long gpcon_offset , extint_offset ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
if ( ( data - > hwirq > = 0 ) & & ( data - > hwirq < = 3 ) ) {
gpcon_reg = S3C2410_GPFCON ;
extint_reg = S3C24XX_EXTINT0 ;
gpcon_offset = ( data - > hwirq ) * 2 ;
extint_offset = ( data - > hwirq ) * 4 ;
} else {
return - EINVAL ;
}
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
return s3c_irqext_type_set ( gpcon_reg , extint_reg , gpcon_offset ,
extint_offset , type ) ;
2007-02-11 20:31:01 +03:00
}
2013-02-13 02:23:01 +04:00
static struct irq_chip s3c_irq_chip = {
2013-01-29 22:25:22 +04:00
. name = " s3c " ,
. irq_ack = s3c_irq_ack ,
. irq_mask = s3c_irq_mask ,
. irq_unmask = s3c_irq_unmask ,
2013-04-04 09:53:45 +04:00
. irq_set_type = s3c_irq_type ,
2013-01-29 22:25:22 +04:00
. irq_set_wake = s3c_irq_wake
2007-02-11 20:31:01 +03:00
} ;
2013-02-13 02:23:01 +04:00
static struct irq_chip s3c_irq_level_chip = {
2013-01-29 22:25:22 +04:00
. name = " s3c-level " ,
. irq_mask = s3c_irq_mask ,
. irq_unmask = s3c_irq_unmask ,
. irq_ack = s3c_irq_ack ,
2013-04-04 09:53:45 +04:00
. irq_set_type = s3c_irq_type ,
2007-02-11 20:31:01 +03:00
} ;
2013-01-29 22:25:22 +04:00
static struct irq_chip s3c_irqext_chip = {
. name = " s3c-ext " ,
. irq_mask = s3c_irq_mask ,
. irq_unmask = s3c_irq_unmask ,
. irq_ack = s3c_irq_ack ,
. irq_set_type = s3c_irqext_type ,
. irq_set_wake = s3c_irqext_wake
2007-02-11 20:31:01 +03:00
} ;
2013-01-29 22:25:22 +04:00
static struct irq_chip s3c_irq_eint0t4 = {
. name = " s3c-ext0 " ,
. irq_ack = s3c_irq_ack ,
. irq_mask = s3c_irq_mask ,
. irq_unmask = s3c_irq_unmask ,
. irq_set_wake = s3c_irq_wake ,
. irq_set_type = s3c_irqext0_type ,
} ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
static void s3c_irq_demux ( unsigned int irq , struct irq_desc * desc )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
struct irq_chip * chip = irq_desc_get_chip ( desc ) ;
struct s3c_irq_intc * intc = desc - > irq_data . domain - > host_data ;
struct s3c_irq_data * irq_data = & intc - > irqs [ desc - > irq_data . hwirq ] ;
struct s3c_irq_intc * sub_intc = irq_data - > sub_intc ;
unsigned long src ;
unsigned long msk ;
unsigned int n ;
chained_irq_enter ( chip , desc ) ;
src = __raw_readl ( sub_intc - > reg_pending ) ;
msk = __raw_readl ( sub_intc - > reg_mask ) ;
src & = ~ msk ;
src & = irq_data - > sub_bits ;
while ( src ) {
n = __ffs ( src ) ;
src & = ~ ( 1 < < n ) ;
generic_handle_irq ( irq_find_mapping ( sub_intc - > domain , n ) ) ;
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
chained_irq_exit ( chip , desc ) ;
2007-02-11 20:31:01 +03:00
}
2013-03-07 07:38:25 +04:00
static inline int s3c24xx_handle_intc ( struct s3c_irq_intc * intc ,
struct pt_regs * regs )
{
int pnd ;
int offset ;
int irq ;
pnd = __raw_readl ( intc - > reg_intpnd ) ;
if ( ! pnd )
return false ;
/* We have a problem that the INTOFFSET register does not always
* show one interrupt . Occasionally we get two interrupts through
* the prioritiser , and this causes the INTOFFSET register to show
* what looks like the logical - or of the two interrupt numbers .
*
* Thanks to Klaus , Shannon , et al for helping to debug this problem
*/
offset = __raw_readl ( intc - > reg_intpnd + 4 ) ;
/* Find the bit manually, when the offset is wrong.
* The pending register only ever contains the one bit of the next
* interrupt to handle .
*/
if ( ! ( pnd & ( 1 < < offset ) ) )
offset = __ffs ( pnd ) ;
irq = irq_find_mapping ( intc - > domain , offset ) ;
handle_IRQ ( irq , regs ) ;
return true ;
}
asmlinkage void __exception_irq_entry s3c24xx_handle_irq ( struct pt_regs * regs )
{
do {
2013-04-04 09:53:49 +04:00
if ( likely ( s3c_intc [ 0 ] ) )
if ( s3c24xx_handle_intc ( s3c_intc [ 0 ] , regs ) )
2013-03-07 07:38:25 +04:00
continue ;
2013-04-04 09:53:49 +04:00
if ( s3c_intc [ 2 ] )
if ( s3c24xx_handle_intc ( s3c_intc [ 2 ] , regs ) )
2013-03-07 07:38:25 +04:00
continue ;
break ;
} while ( 1 ) ;
}
2009-08-03 20:26:57 +04:00
# ifdef CONFIG_FIQ
/**
* s3c24xx_set_fiq - set the FIQ routing
* @ irq : IRQ number to route to FIQ on processor .
* @ on : Whether to route @ irq to the FIQ , or to remove the FIQ routing .
*
* Change the state of the IRQ to FIQ routing depending on @ irq and @ on . If
* @ on is true , the @ irq is checked to see if it can be routed and the
* interrupt controller updated to route the IRQ . If @ on is false , the FIQ
* routing is cleared , regardless of which @ irq is specified .
*/
int s3c24xx_set_fiq ( unsigned int irq , bool on )
{
u32 intmod ;
unsigned offs ;
if ( on ) {
offs = irq - FIQ_START ;
if ( offs > 31 )
return - EINVAL ;
intmod = 1 < < offs ;
} else {
intmod = 0 ;
}
__raw_writel ( intmod , S3C2410_INTMOD ) ;
return 0 ;
}
2009-12-07 17:51:38 +03:00
EXPORT_SYMBOL_GPL ( s3c24xx_set_fiq ) ;
2009-08-03 20:26:57 +04:00
# endif
2013-01-29 22:25:22 +04:00
static int s3c24xx_irq_map ( struct irq_domain * h , unsigned int virq ,
irq_hw_number_t hw )
2007-02-11 20:31:01 +03:00
{
2013-01-29 22:25:22 +04:00
struct s3c_irq_intc * intc = h - > host_data ;
struct s3c_irq_data * irq_data = & intc - > irqs [ hw ] ;
struct s3c_irq_intc * parent_intc ;
struct s3c_irq_data * parent_irq_data ;
unsigned int irqno ;
/* attach controller pointer to irq_data */
irq_data - > intc = intc ;
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:16 +04:00
parent_intc = intc - > parent ;
2013-01-29 22:25:22 +04:00
/* set handler and flags */
switch ( irq_data - > type ) {
case S3C_IRQTYPE_NONE :
return 0 ;
case S3C_IRQTYPE_EINT :
2013-02-12 22:12:09 +04:00
/* On the S3C2412, the EINT0to3 have a parent irq
* but need the s3c_irq_eint0t4 chip
*/
2013-03-07 07:38:16 +04:00
if ( parent_intc & & ( ! soc_is_s3c2412 ( ) | | hw > = 4 ) )
2013-01-29 22:25:22 +04:00
irq_set_chip_and_handler ( virq , & s3c_irqext_chip ,
handle_edge_irq ) ;
else
irq_set_chip_and_handler ( virq , & s3c_irq_eint0t4 ,
handle_edge_irq ) ;
break ;
case S3C_IRQTYPE_EDGE :
2013-03-07 07:38:16 +04:00
if ( parent_intc | | intc - > reg_pending = = S3C2416_SRCPND2 )
2013-01-29 22:25:22 +04:00
irq_set_chip_and_handler ( virq , & s3c_irq_level_chip ,
handle_edge_irq ) ;
else
irq_set_chip_and_handler ( virq , & s3c_irq_chip ,
handle_edge_irq ) ;
break ;
case S3C_IRQTYPE_LEVEL :
2013-03-07 07:38:16 +04:00
if ( parent_intc )
2013-01-29 22:25:22 +04:00
irq_set_chip_and_handler ( virq , & s3c_irq_level_chip ,
handle_level_irq ) ;
else
irq_set_chip_and_handler ( virq , & s3c_irq_chip ,
handle_level_irq ) ;
break ;
default :
pr_err ( " irq-s3c24xx: unsupported irqtype %d \n " , irq_data - > type ) ;
return - EINVAL ;
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
set_irq_flags ( virq , IRQF_VALID ) ;
2013-03-07 07:38:16 +04:00
if ( parent_intc & & irq_data - > type ! = S3C_IRQTYPE_NONE ) {
2013-03-07 07:38:13 +04:00
if ( irq_data - > parent_irq > 31 ) {
pr_err ( " irq-s3c24xx: parent irq %lu is out of range \n " ,
irq_data - > parent_irq ) ;
2013-01-29 22:25:22 +04:00
goto err ;
}
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:13 +04:00
parent_irq_data = & parent_intc - > irqs [ irq_data - > parent_irq ] ;
2013-01-29 22:25:22 +04:00
parent_irq_data - > sub_intc = intc ;
parent_irq_data - > sub_bits | = ( 1UL < < hw ) ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* attach the demuxer to the parent irq */
irqno = irq_find_mapping ( parent_intc - > domain ,
irq_data - > parent_irq ) ;
if ( ! irqno ) {
pr_err ( " irq-s3c24xx: could not find mapping for parent irq %lu \n " ,
irq_data - > parent_irq ) ;
goto err ;
}
irq_set_chained_handler ( irqno , s3c_irq_demux ) ;
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
return 0 ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
err :
set_irq_flags ( virq , 0 ) ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* the only error can result from bad mapping data*/
return - EINVAL ;
}
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
static struct irq_domain_ops s3c24xx_irq_ops = {
. map = s3c24xx_irq_map ,
. xlate = irq_domain_xlate_twocell ,
} ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
static void s3c24xx_clear_intc ( struct s3c_irq_intc * intc )
{
void __iomem * reg_source ;
unsigned long pend ;
unsigned long last ;
int i ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* if intpnd is set, read the next pending irq from there */
reg_source = intc - > reg_intpnd ? intc - > reg_intpnd : intc - > reg_pending ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
last = 0 ;
for ( i = 0 ; i < 4 ; i + + ) {
pend = __raw_readl ( reg_source ) ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
if ( pend = = 0 | | pend = = last )
2007-02-11 20:31:01 +03:00
break ;
2013-01-29 22:25:22 +04:00
__raw_writel ( pend , intc - > reg_pending ) ;
if ( intc - > reg_intpnd )
__raw_writel ( pend , intc - > reg_intpnd ) ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
pr_info ( " irq: clearing pending status %08x \n " , ( int ) pend ) ;
last = pend ;
2007-02-11 20:31:01 +03:00
}
2013-01-29 22:25:22 +04:00
}
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:22 +04:00
static struct s3c_irq_intc * s3c24xx_init_intc ( struct device_node * np ,
2013-01-29 22:25:22 +04:00
struct s3c_irq_data * irq_data ,
struct s3c_irq_intc * parent ,
unsigned long address )
{
struct s3c_irq_intc * intc ;
void __iomem * base = ( void * ) 0xf6000000 ; /* static mapping */
int irq_num ;
int irq_start ;
int ret ;
intc = kzalloc ( sizeof ( struct s3c_irq_intc ) , GFP_KERNEL ) ;
if ( ! intc )
return ERR_PTR ( - ENOMEM ) ;
intc - > irqs = irq_data ;
if ( parent )
intc - > parent = parent ;
/* select the correct data for the controller.
* Need to hard code the irq num start and offset
* to preserve the static mapping for now
*/
switch ( address ) {
case 0x4a000000 :
pr_debug ( " irq: found main intc \n " ) ;
intc - > reg_pending = base ;
intc - > reg_mask = base + 0x08 ;
intc - > reg_intpnd = base + 0x10 ;
irq_num = 32 ;
irq_start = S3C2410_IRQ ( 0 ) ;
break ;
case 0x4a000018 :
pr_debug ( " irq: found subintc \n " ) ;
intc - > reg_pending = base + 0x18 ;
intc - > reg_mask = base + 0x1c ;
irq_num = 29 ;
irq_start = S3C2410_IRQSUB ( 0 ) ;
break ;
case 0x4a000040 :
pr_debug ( " irq: found intc2 \n " ) ;
intc - > reg_pending = base + 0x40 ;
intc - > reg_mask = base + 0x48 ;
intc - > reg_intpnd = base + 0x50 ;
irq_num = 8 ;
irq_start = S3C2416_IRQ ( 0 ) ;
break ;
case 0x560000a4 :
pr_debug ( " irq: found eintc \n " ) ;
base = ( void * ) 0xfd000000 ;
intc - > reg_mask = base + 0xa4 ;
intc - > reg_pending = base + 0x08 ;
2013-02-12 22:12:04 +04:00
irq_num = 24 ;
2013-01-29 22:25:22 +04:00
irq_start = S3C2410_IRQ ( 32 ) ;
break ;
default :
pr_err ( " irq: unsupported controller address \n " ) ;
ret = - EINVAL ;
goto err ;
}
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
/* now that all the data is complete, init the irq-domain */
s3c24xx_clear_intc ( intc ) ;
intc - > domain = irq_domain_add_legacy ( np , irq_num , irq_start ,
2013-02-12 22:12:04 +04:00
0 , & s3c24xx_irq_ops ,
2013-01-29 22:25:22 +04:00
intc ) ;
if ( ! intc - > domain ) {
pr_err ( " irq: could not create irq-domain \n " ) ;
ret = - EINVAL ;
goto err ;
}
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:25 +04:00
set_handle_irq ( s3c24xx_handle_irq ) ;
2013-01-29 22:25:22 +04:00
return intc ;
2007-02-11 20:31:01 +03:00
2013-01-29 22:25:22 +04:00
err :
kfree ( intc ) ;
return ERR_PTR ( ret ) ;
}
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:19 +04:00
static struct s3c_irq_data init_eint [ 32 ] = {
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT4 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT5 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT6 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT7 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT8 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT9 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT10 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT11 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT12 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT13 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT14 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT15 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT16 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT17 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT18 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT19 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT20 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT21 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT22 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT23 */
} ;
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:19 +04:00
# ifdef CONFIG_CPU_S3C2410
static struct s3c_irq_data init_s3c2410base [ 32 ] = {
2013-01-29 22:25:22 +04:00
{ . type = S3C_IRQTYPE_EINT , } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_EDGE , } , /* WDT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* LCD */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
} ;
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:19 +04:00
static struct s3c_irq_data init_s3c2410subint [ 32 ] = {
2013-01-29 22:25:22 +04:00
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
} ;
2007-02-11 20:31:01 +03:00
2013-03-07 07:38:19 +04:00
void __init s3c2410_init_irq ( void )
2013-01-29 22:25:22 +04:00
{
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2007-02-11 20:31:01 +03:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2410base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-01-29 22:25:22 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
2007-02-11 20:31:01 +03:00
}
2013-04-04 09:53:49 +04:00
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2410subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
s3c24xx_init_intc ( NULL , & init_eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
2007-02-11 20:31:01 +03:00
}
2013-03-07 07:38:19 +04:00
# endif
2013-01-29 22:25:22 +04:00
2013-02-12 22:09:13 +04:00
# ifdef CONFIG_CPU_S3C2412
2013-02-12 22:09:21 +04:00
static struct s3c_irq_data init_s3c2412base [ 32 ] = {
2013-02-12 22:12:09 +04:00
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT1 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT2 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT3 */
2013-02-12 22:09:21 +04:00
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_EDGE , } , /* WDT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* LCD */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* SDI/CF */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
} ;
2013-02-12 22:09:13 +04:00
2013-02-12 22:12:09 +04:00
static struct s3c_irq_data init_s3c2412eint [ 32 ] = {
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 0 } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 1 } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 2 } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 3 } , /* EINT3 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT4 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT5 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT6 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 4 } , /* EINT7 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT8 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT9 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT10 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT11 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT12 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT13 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT14 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT15 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT16 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT17 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT18 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT19 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT20 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT21 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT22 */
{ . type = S3C_IRQTYPE_EINT , . parent_irq = 5 } , /* EINT23 */
} ;
2013-02-12 22:09:21 +04:00
static struct s3c_irq_data init_s3c2412subint [ 32 ] = {
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
{ . type = S3C_IRQTYPE_NONE , } ,
{ . type = S3C_IRQTYPE_NONE , } ,
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 21 } , /* SDI */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 21 } , /* CF */
} ;
2013-02-12 22:09:13 +04:00
2013-02-12 22:09:21 +04:00
void s3c2412_init_irq ( void )
2013-02-12 22:09:13 +04:00
{
2013-02-12 22:09:21 +04:00
pr_info ( " S3C2412: IRQ Support \n " ) ;
2013-02-12 22:09:13 +04:00
2013-02-12 22:09:21 +04:00
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2013-02-12 22:09:13 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2412base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-02-12 22:09:21 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
}
2013-02-12 22:09:13 +04:00
2013-04-04 09:53:49 +04:00
s3c24xx_init_intc ( NULL , & init_s3c2412eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2412subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
2013-02-12 22:09:13 +04:00
}
# endif
2013-01-29 22:25:22 +04:00
# ifdef CONFIG_CPU_S3C2416
2013-01-29 22:25:22 +04:00
static struct s3c_irq_data init_s3c2416base [ 32 ] = {
{ . type = S3C_IRQTYPE_EINT , } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_LEVEL , } , /* WDT/AC97 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* LCD */
{ . type = S3C_IRQTYPE_LEVEL , } , /* DMA */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART3 */
{ . type = S3C_IRQTYPE_NONE , } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* NAND */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_NONE , } ,
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
2013-01-29 22:25:22 +04:00
} ;
2013-01-29 22:25:22 +04:00
static struct s3c_irq_data init_s3c2416subint [ 32 ] = {
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD2 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD3 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD4 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA0 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA1 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA2 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA3 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA4 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA5 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* WDT */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* AC97 */
2013-01-29 22:25:22 +04:00
} ;
2013-01-29 22:25:22 +04:00
static struct s3c_irq_data init_s3c2416_second [ 32 ] = {
{ . type = S3C_IRQTYPE_EDGE } , /* 2D */
2013-04-04 09:53:41 +04:00
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
2013-01-29 22:25:22 +04:00
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_EDGE } , /* PCM0 */
2013-04-04 09:53:41 +04:00
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
2013-01-29 22:25:22 +04:00
{ . type = S3C_IRQTYPE_EDGE } , /* I2S0 */
2013-01-29 22:25:22 +04:00
} ;
2013-01-29 22:25:22 +04:00
void __init s3c2416_init_irq ( void )
2013-01-29 22:25:22 +04:00
{
2013-01-29 22:25:22 +04:00
pr_info ( " S3C2416: IRQ Support \n " ) ;
2013-01-29 22:25:22 +04:00
2013-01-29 22:25:22 +04:00
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2013-01-29 22:25:22 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2416base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-01-29 22:25:22 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
}
2013-01-29 22:25:22 +04:00
2013-04-04 09:53:49 +04:00
s3c24xx_init_intc ( NULL , & init_eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2416subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
2013-01-29 22:25:22 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 2 ] = s3c24xx_init_intc ( NULL , & init_s3c2416_second [ 0 ] ,
NULL , 0x4a000040 ) ;
2013-01-29 22:25:22 +04:00
}
# endif
2013-01-29 22:25:22 +04:00
2013-02-12 21:59:20 +04:00
# ifdef CONFIG_CPU_S3C2440
2013-02-12 21:59:35 +04:00
static struct s3c_irq_data init_s3c2440base [ 32 ] = {
{ . type = S3C_IRQTYPE_EINT , } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* CAM */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_LEVEL , } , /* WDT/AC97 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* LCD */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* NFCON */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
} ;
2013-02-12 21:59:24 +04:00
2013-02-12 21:59:35 +04:00
static struct s3c_irq_data init_s3c2440subint [ 32 ] = {
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
2013-04-04 09:53:37 +04:00
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_C */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_P */
2013-02-12 21:59:35 +04:00
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* WDT */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* AC97 */
2013-02-12 21:59:24 +04:00
} ;
2013-02-12 21:59:27 +04:00
void __init s3c2440_init_irq ( void )
2013-02-12 21:59:24 +04:00
{
2013-02-12 21:59:35 +04:00
pr_info ( " S3C2440: IRQ Support \n " ) ;
2013-02-12 21:59:17 +04:00
2013-02-12 21:59:35 +04:00
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2013-02-12 21:59:17 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2440base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-02-12 21:59:35 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
2013-02-12 21:59:17 +04:00
}
2013-02-12 21:59:27 +04:00
2013-04-04 09:53:49 +04:00
s3c24xx_init_intc ( NULL , & init_eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2440subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
2013-02-12 21:59:17 +04:00
}
2013-02-12 21:59:20 +04:00
# endif
2013-02-12 21:59:17 +04:00
2013-02-12 21:59:20 +04:00
# ifdef CONFIG_CPU_S3C2442
2013-02-12 21:59:31 +04:00
static struct s3c_irq_data init_s3c2442base [ 32 ] = {
{ . type = S3C_IRQTYPE_EINT , } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* CAM */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_EDGE , } , /* WDT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* LCD */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* DMA3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* NFCON */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
} ;
2013-02-12 21:59:17 +04:00
2013-02-12 21:59:31 +04:00
static struct s3c_irq_data init_s3c2442subint [ 32 ] = {
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
2013-04-04 09:53:37 +04:00
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_C */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_P */
2013-02-12 21:59:31 +04:00
} ;
2013-02-12 21:59:17 +04:00
2013-02-12 21:59:31 +04:00
void __init s3c2442_init_irq ( void )
{
pr_info ( " S3C2442: IRQ Support \n " ) ;
2013-02-12 21:59:17 +04:00
2013-02-12 21:59:31 +04:00
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2013-02-12 21:59:20 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2442base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-02-12 21:59:31 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
2013-02-12 21:59:20 +04:00
}
2013-02-12 21:59:31 +04:00
2013-04-04 09:53:49 +04:00
s3c24xx_init_intc ( NULL , & init_eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2442subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
2013-02-12 21:59:17 +04:00
}
2013-02-12 21:59:20 +04:00
# endif
2013-02-12 21:59:17 +04:00
2013-01-29 22:25:22 +04:00
# ifdef CONFIG_CPU_S3C2443
2013-01-29 22:25:23 +04:00
static struct s3c_irq_data init_s3c2443base [ 32 ] = {
{ . type = S3C_IRQTYPE_EINT , } , /* EINT0 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT1 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT2 */
{ . type = S3C_IRQTYPE_EINT , } , /* EINT3 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT4to7 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* EINT8to23 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* CAM */
{ . type = S3C_IRQTYPE_EDGE , } , /* nBATT_FLT */
{ . type = S3C_IRQTYPE_EDGE , } , /* TICK */
{ . type = S3C_IRQTYPE_LEVEL , } , /* WDT/AC97 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER2 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* TIMER4 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART2 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* LCD */
{ . type = S3C_IRQTYPE_LEVEL , } , /* DMA */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART3 */
{ . type = S3C_IRQTYPE_EDGE , } , /* CFON */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SDI0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI0 */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* NAND */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBD */
{ . type = S3C_IRQTYPE_EDGE , } , /* USBH */
{ . type = S3C_IRQTYPE_EDGE , } , /* IIC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* UART0 */
{ . type = S3C_IRQTYPE_EDGE , } , /* SPI1 */
{ . type = S3C_IRQTYPE_EDGE , } , /* RTC */
{ . type = S3C_IRQTYPE_LEVEL , } , /* ADCPARENT */
2013-01-29 22:25:22 +04:00
} ;
2013-01-29 22:25:23 +04:00
static struct s3c_irq_data init_s3c2443subint [ 32 ] = {
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 28 } , /* UART0-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 23 } , /* UART1-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 15 } , /* UART2-ERR */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* TC */
{ . type = S3C_IRQTYPE_EDGE , . parent_irq = 31 } , /* ADC */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_C */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 6 } , /* CAM_P */
{ . type = S3C_IRQTYPE_NONE } , /* reserved */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD1 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD2 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD3 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 16 } , /* LCD4 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA0 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA1 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA2 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA3 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA4 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 17 } , /* DMA5 */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-RX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-TX */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 18 } , /* UART3-ERR */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* WDT */
{ . type = S3C_IRQTYPE_LEVEL , . parent_irq = 9 } , /* AC97 */
2013-01-29 22:25:22 +04:00
} ;
2013-01-29 22:25:23 +04:00
void __init s3c2443_init_irq ( void )
2013-01-29 22:25:22 +04:00
{
2013-01-29 22:25:23 +04:00
pr_info ( " S3C2443: IRQ Support \n " ) ;
2013-01-29 22:25:22 +04:00
2013-01-29 22:25:23 +04:00
# ifdef CONFIG_FIQ
init_FIQ ( FIQ_START ) ;
# endif
2013-01-29 22:25:22 +04:00
2013-04-04 09:53:49 +04:00
s3c_intc [ 0 ] = s3c24xx_init_intc ( NULL , & init_s3c2443base [ 0 ] , NULL ,
0x4a000000 ) ;
if ( IS_ERR ( s3c_intc [ 0 ] ) ) {
2013-01-29 22:25:23 +04:00
pr_err ( " irq: could not create main interrupt controller \n " ) ;
return ;
}
2013-01-29 22:25:22 +04:00
2013-04-04 09:53:49 +04:00
s3c24xx_init_intc ( NULL , & init_eint [ 0 ] , s3c_intc [ 0 ] , 0x560000a4 ) ;
s3c_intc [ 1 ] = s3c24xx_init_intc ( NULL , & init_s3c2443subint [ 0 ] ,
s3c_intc [ 0 ] , 0x4a000018 ) ;
2013-01-29 22:25:22 +04:00
}
# endif