2012-02-13 13:45:38 +04:00
/*
* SPI bus driver for CSR SiRFprimaII
*
* Copyright ( c ) 2011 Cambridge Silicon Radio Limited , a CSR plc group company .
*
* Licensed under GPLv2 or later .
*/
# include <linux/module.h>
# include <linux/kernel.h>
# include <linux/slab.h>
# include <linux/clk.h>
2014-04-15 11:24:59 +04:00
# include <linux/completion.h>
2012-02-13 13:45:38 +04:00
# include <linux/interrupt.h>
# include <linux/io.h>
# include <linux/of.h>
# include <linux/bitops.h>
# include <linux/err.h>
# include <linux/platform_device.h>
# include <linux/of_gpio.h>
# include <linux/spi/spi.h>
# include <linux/spi/spi_bitbang.h>
2013-08-06 10:21:21 +04:00
# include <linux/dmaengine.h>
# include <linux/dma-direction.h>
# include <linux/dma-mapping.h>
2014-11-20 17:33:07 +03:00
# include <linux/reset.h>
2012-02-13 13:45:38 +04:00
# define DRIVER_NAME "sirfsoc_spi"
# define SIRFSOC_SPI_CTRL 0x0000
# define SIRFSOC_SPI_CMD 0x0004
# define SIRFSOC_SPI_TX_RX_EN 0x0008
# define SIRFSOC_SPI_INT_EN 0x000C
# define SIRFSOC_SPI_INT_STATUS 0x0010
# define SIRFSOC_SPI_TX_DMA_IO_CTRL 0x0100
# define SIRFSOC_SPI_TX_DMA_IO_LEN 0x0104
# define SIRFSOC_SPI_TXFIFO_CTRL 0x0108
# define SIRFSOC_SPI_TXFIFO_LEVEL_CHK 0x010C
# define SIRFSOC_SPI_TXFIFO_OP 0x0110
# define SIRFSOC_SPI_TXFIFO_STATUS 0x0114
# define SIRFSOC_SPI_TXFIFO_DATA 0x0118
# define SIRFSOC_SPI_RX_DMA_IO_CTRL 0x0120
# define SIRFSOC_SPI_RX_DMA_IO_LEN 0x0124
# define SIRFSOC_SPI_RXFIFO_CTRL 0x0128
# define SIRFSOC_SPI_RXFIFO_LEVEL_CHK 0x012C
# define SIRFSOC_SPI_RXFIFO_OP 0x0130
# define SIRFSOC_SPI_RXFIFO_STATUS 0x0134
# define SIRFSOC_SPI_RXFIFO_DATA 0x0138
# define SIRFSOC_SPI_DUMMY_DELAY_CTL 0x0144
/* SPI CTRL register defines */
# define SIRFSOC_SPI_SLV_MODE BIT(16)
# define SIRFSOC_SPI_CMD_MODE BIT(17)
# define SIRFSOC_SPI_CS_IO_OUT BIT(18)
# define SIRFSOC_SPI_CS_IO_MODE BIT(19)
# define SIRFSOC_SPI_CLK_IDLE_STAT BIT(20)
# define SIRFSOC_SPI_CS_IDLE_STAT BIT(21)
# define SIRFSOC_SPI_TRAN_MSB BIT(22)
# define SIRFSOC_SPI_DRV_POS_EDGE BIT(23)
# define SIRFSOC_SPI_CS_HOLD_TIME BIT(24)
# define SIRFSOC_SPI_CLK_SAMPLE_MODE BIT(25)
# define SIRFSOC_SPI_TRAN_DAT_FORMAT_8 (0 << 26)
# define SIRFSOC_SPI_TRAN_DAT_FORMAT_12 (1 << 26)
# define SIRFSOC_SPI_TRAN_DAT_FORMAT_16 (2 << 26)
# define SIRFSOC_SPI_TRAN_DAT_FORMAT_32 (3 << 26)
2014-09-02 13:02:36 +04:00
# define SIRFSOC_SPI_CMD_BYTE_NUM(x) ((x & 3) << 28)
# define SIRFSOC_SPI_ENA_AUTO_CLR BIT(30)
# define SIRFSOC_SPI_MUL_DAT_MODE BIT(31)
2012-02-13 13:45:38 +04:00
/* Interrupt Enable */
2014-09-02 13:02:36 +04:00
# define SIRFSOC_SPI_RX_DONE_INT_EN BIT(0)
# define SIRFSOC_SPI_TX_DONE_INT_EN BIT(1)
# define SIRFSOC_SPI_RX_OFLOW_INT_EN BIT(2)
# define SIRFSOC_SPI_TX_UFLOW_INT_EN BIT(3)
2012-02-13 13:45:38 +04:00
# define SIRFSOC_SPI_RX_IO_DMA_INT_EN BIT(4)
# define SIRFSOC_SPI_TX_IO_DMA_INT_EN BIT(5)
# define SIRFSOC_SPI_RXFIFO_FULL_INT_EN BIT(6)
# define SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN BIT(7)
# define SIRFSOC_SPI_RXFIFO_THD_INT_EN BIT(8)
# define SIRFSOC_SPI_TXFIFO_THD_INT_EN BIT(9)
# define SIRFSOC_SPI_FRM_END_INT_EN BIT(10)
2014-09-02 13:02:36 +04:00
# define SIRFSOC_SPI_INT_MASK_ALL 0x1FFF
2012-02-13 13:45:38 +04:00
/* Interrupt status */
# define SIRFSOC_SPI_RX_DONE BIT(0)
# define SIRFSOC_SPI_TX_DONE BIT(1)
# define SIRFSOC_SPI_RX_OFLOW BIT(2)
# define SIRFSOC_SPI_TX_UFLOW BIT(3)
2014-05-04 10:32:36 +04:00
# define SIRFSOC_SPI_RX_IO_DMA BIT(4)
2012-02-13 13:45:38 +04:00
# define SIRFSOC_SPI_RX_FIFO_FULL BIT(6)
# define SIRFSOC_SPI_TXFIFO_EMPTY BIT(7)
# define SIRFSOC_SPI_RXFIFO_THD_REACH BIT(8)
# define SIRFSOC_SPI_TXFIFO_THD_REACH BIT(9)
# define SIRFSOC_SPI_FRM_END BIT(10)
/* TX RX enable */
# define SIRFSOC_SPI_RX_EN BIT(0)
# define SIRFSOC_SPI_TX_EN BIT(1)
# define SIRFSOC_SPI_CMD_TX_EN BIT(2)
# define SIRFSOC_SPI_IO_MODE_SEL BIT(0)
# define SIRFSOC_SPI_RX_DMA_FLUSH BIT(2)
/* FIFO OPs */
# define SIRFSOC_SPI_FIFO_RESET BIT(0)
# define SIRFSOC_SPI_FIFO_START BIT(1)
/* FIFO CTRL */
# define SIRFSOC_SPI_FIFO_WIDTH_BYTE (0 << 0)
# define SIRFSOC_SPI_FIFO_WIDTH_WORD (1 << 0)
# define SIRFSOC_SPI_FIFO_WIDTH_DWORD (2 << 0)
/* FIFO Status */
# define SIRFSOC_SPI_FIFO_LEVEL_MASK 0xFF
# define SIRFSOC_SPI_FIFO_FULL BIT(8)
# define SIRFSOC_SPI_FIFO_EMPTY BIT(9)
/* 256 bytes rx/tx FIFO */
# define SIRFSOC_SPI_FIFO_SIZE 256
# define SIRFSOC_SPI_DAT_FRM_LEN_MAX (64 * 1024)
# define SIRFSOC_SPI_FIFO_SC(x) ((x) & 0x3F)
# define SIRFSOC_SPI_FIFO_LC(x) (((x) & 0x3F) << 10)
# define SIRFSOC_SPI_FIFO_HC(x) (((x) & 0x3F) << 20)
# define SIRFSOC_SPI_FIFO_THD(x) (((x) & 0xFF) << 2)
2013-08-06 10:21:21 +04:00
/*
* only if the rx / tx buffer and transfer size are 4 - bytes aligned , we use dma
* due to the limitation of dma controller
*/
# define ALIGNED(x) (!((u32)x & 0x3))
# define IS_DMA_VALID(x) (x && ALIGNED(x->tx_buf) && ALIGNED(x->rx_buf) && \
2013-08-25 17:42:50 +04:00
ALIGNED ( x - > len ) & & ( x - > len < 2 * PAGE_SIZE ) )
2013-08-06 10:21:21 +04:00
2014-03-01 08:38:17 +04:00
# define SIRFSOC_MAX_CMD_BYTES 4
2014-11-17 18:17:03 +03:00
# define SIRFSOC_SPI_DEFAULT_FRQ 1000000
2014-03-01 08:38:17 +04:00
2012-02-13 13:45:38 +04:00
struct sirfsoc_spi {
struct spi_bitbang bitbang ;
2013-08-06 10:21:21 +04:00
struct completion rx_done ;
struct completion tx_done ;
2012-02-13 13:45:38 +04:00
void __iomem * base ;
u32 ctrl_freq ; /* SPI controller clock speed */
struct clk * clk ;
/* rx & tx bufs from the spi_transfer */
const void * tx ;
void * rx ;
/* place received word into rx buffer */
void ( * rx_word ) ( struct sirfsoc_spi * ) ;
/* get word from tx buffer for sending */
void ( * tx_word ) ( struct sirfsoc_spi * ) ;
/* number of words left to be tranmitted/received */
2013-08-25 17:42:50 +04:00
unsigned int left_tx_word ;
unsigned int left_rx_word ;
2012-02-13 13:45:38 +04:00
2013-08-06 10:21:21 +04:00
/* rx & tx DMA channels */
struct dma_chan * rx_chan ;
struct dma_chan * tx_chan ;
dma_addr_t src_start ;
dma_addr_t dst_start ;
void * dummypage ;
int word_width ; /* in bytes */
2012-02-13 13:45:38 +04:00
2014-03-01 08:38:17 +04:00
/*
* if tx size is not more than 4 and rx size is NULL , use
* command model
*/
bool tx_by_cmd ;
2014-09-02 13:01:01 +04:00
bool hw_cs ;
2012-02-13 13:45:38 +04:00
} ;
static void spi_sirfsoc_rx_word_u8 ( struct sirfsoc_spi * sspi )
{
u32 data ;
u8 * rx = sspi - > rx ;
data = readl ( sspi - > base + SIRFSOC_SPI_RXFIFO_DATA ) ;
if ( rx ) {
* rx + + = ( u8 ) data ;
sspi - > rx = rx ;
}
2013-08-25 17:42:50 +04:00
sspi - > left_rx_word - - ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_tx_word_u8 ( struct sirfsoc_spi * sspi )
{
u32 data = 0 ;
const u8 * tx = sspi - > tx ;
if ( tx ) {
data = * tx + + ;
sspi - > tx = tx ;
}
writel ( data , sspi - > base + SIRFSOC_SPI_TXFIFO_DATA ) ;
2013-08-25 17:42:50 +04:00
sspi - > left_tx_word - - ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_rx_word_u16 ( struct sirfsoc_spi * sspi )
{
u32 data ;
u16 * rx = sspi - > rx ;
data = readl ( sspi - > base + SIRFSOC_SPI_RXFIFO_DATA ) ;
if ( rx ) {
* rx + + = ( u16 ) data ;
sspi - > rx = rx ;
}
2013-08-25 17:42:50 +04:00
sspi - > left_rx_word - - ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_tx_word_u16 ( struct sirfsoc_spi * sspi )
{
u32 data = 0 ;
const u16 * tx = sspi - > tx ;
if ( tx ) {
data = * tx + + ;
sspi - > tx = tx ;
}
writel ( data , sspi - > base + SIRFSOC_SPI_TXFIFO_DATA ) ;
2013-08-25 17:42:50 +04:00
sspi - > left_tx_word - - ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_rx_word_u32 ( struct sirfsoc_spi * sspi )
{
u32 data ;
u32 * rx = sspi - > rx ;
data = readl ( sspi - > base + SIRFSOC_SPI_RXFIFO_DATA ) ;
if ( rx ) {
* rx + + = ( u32 ) data ;
sspi - > rx = rx ;
}
2013-08-25 17:42:50 +04:00
sspi - > left_rx_word - - ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_tx_word_u32 ( struct sirfsoc_spi * sspi )
{
u32 data = 0 ;
const u32 * tx = sspi - > tx ;
if ( tx ) {
data = * tx + + ;
sspi - > tx = tx ;
}
writel ( data , sspi - > base + SIRFSOC_SPI_TXFIFO_DATA ) ;
2013-08-25 17:42:50 +04:00
sspi - > left_tx_word - - ;
2012-02-13 13:45:38 +04:00
}
static irqreturn_t spi_sirfsoc_irq ( int irq , void * dev_id )
{
struct sirfsoc_spi * sspi = dev_id ;
u32 spi_stat = readl ( sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
2014-03-01 08:38:17 +04:00
if ( sspi - > tx_by_cmd & & ( spi_stat & SIRFSOC_SPI_FRM_END ) ) {
complete ( & sspi - > tx_done ) ;
writel ( 0x0 , sspi - > base + SIRFSOC_SPI_INT_EN ) ;
2014-05-04 10:32:36 +04:00
writel ( SIRFSOC_SPI_INT_MASK_ALL ,
sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
2014-03-01 08:38:17 +04:00
return IRQ_HANDLED ;
}
2012-02-13 13:45:38 +04:00
/* Error Conditions */
if ( spi_stat & SIRFSOC_SPI_RX_OFLOW | |
spi_stat & SIRFSOC_SPI_TX_UFLOW ) {
2014-05-04 10:32:36 +04:00
complete ( & sspi - > tx_done ) ;
2013-08-06 10:21:21 +04:00
complete ( & sspi - > rx_done ) ;
2012-02-13 13:45:38 +04:00
writel ( 0x0 , sspi - > base + SIRFSOC_SPI_INT_EN ) ;
2014-05-04 10:32:36 +04:00
writel ( SIRFSOC_SPI_INT_MASK_ALL ,
sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
return IRQ_HANDLED ;
2012-02-13 13:45:38 +04:00
}
2014-05-04 10:32:36 +04:00
if ( spi_stat & SIRFSOC_SPI_TXFIFO_EMPTY )
complete ( & sspi - > tx_done ) ;
while ( ! ( readl ( sspi - > base + SIRFSOC_SPI_INT_STATUS ) &
SIRFSOC_SPI_RX_IO_DMA ) )
cpu_relax ( ) ;
complete ( & sspi - > rx_done ) ;
writel ( 0x0 , sspi - > base + SIRFSOC_SPI_INT_EN ) ;
writel ( SIRFSOC_SPI_INT_MASK_ALL ,
sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
2012-02-13 13:45:38 +04:00
return IRQ_HANDLED ;
}
2013-08-06 10:21:21 +04:00
static void spi_sirfsoc_dma_fini_callback ( void * data )
{
struct completion * dma_complete = data ;
complete ( dma_complete ) ;
}
2014-09-02 13:01:04 +04:00
static void spi_sirfsoc_cmd_transfer ( struct spi_device * spi ,
2014-04-15 11:24:59 +04:00
struct spi_transfer * t )
2012-02-13 13:45:38 +04:00
{
struct sirfsoc_spi * sspi ;
int timeout = t - > len * 10 ;
2014-04-15 11:24:59 +04:00
u32 cmd ;
2012-02-13 13:45:38 +04:00
2014-04-15 11:24:59 +04:00
sspi = spi_master_get_devdata ( spi - > master ) ;
2014-09-02 13:02:34 +04:00
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
2014-04-15 11:24:59 +04:00
memcpy ( & cmd , sspi - > tx , t - > len ) ;
if ( sspi - > word_width = = 1 & & ! ( spi - > mode & SPI_LSB_FIRST ) )
cmd = cpu_to_be32 ( cmd ) > >
( ( SIRFSOC_MAX_CMD_BYTES - t - > len ) * 8 ) ;
if ( sspi - > word_width = = 2 & & t - > len = = 4 & &
( ! ( spi - > mode & SPI_LSB_FIRST ) ) )
cmd = ( ( cmd & 0xffff ) < < 16 ) | ( cmd > > 16 ) ;
writel ( cmd , sspi - > base + SIRFSOC_SPI_CMD ) ;
writel ( SIRFSOC_SPI_FRM_END_INT_EN ,
sspi - > base + SIRFSOC_SPI_INT_EN ) ;
writel ( SIRFSOC_SPI_CMD_TX_EN ,
sspi - > base + SIRFSOC_SPI_TX_RX_EN ) ;
if ( wait_for_completion_timeout ( & sspi - > tx_done , timeout ) = = 0 ) {
dev_err ( & spi - > dev , " cmd transfer timeout \n " ) ;
2014-09-02 13:01:04 +04:00
return ;
2014-04-15 11:24:59 +04:00
}
2014-09-02 13:01:04 +04:00
sspi - > left_rx_word - = t - > len ;
2014-04-15 11:24:59 +04:00
}
2014-03-01 08:38:17 +04:00
2014-04-15 11:24:59 +04:00
static void spi_sirfsoc_dma_transfer ( struct spi_device * spi ,
struct spi_transfer * t )
{
struct sirfsoc_spi * sspi ;
struct dma_async_tx_descriptor * rx_desc , * tx_desc ;
int timeout = t - > len * 10 ;
2014-03-01 08:38:17 +04:00
2014-04-15 11:24:59 +04:00
sspi = spi_master_get_devdata ( spi - > master ) ;
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_INT_EN ) ;
writel ( SIRFSOC_SPI_INT_MASK_ALL , sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
if ( sspi - > left_tx_word < SIRFSOC_SPI_DAT_FRM_LEN_MAX ) {
2012-02-13 13:45:38 +04:00
writel ( readl ( sspi - > base + SIRFSOC_SPI_CTRL ) |
2014-04-15 11:24:59 +04:00
SIRFSOC_SPI_ENA_AUTO_CLR | SIRFSOC_SPI_MUL_DAT_MODE ,
2012-02-13 13:45:38 +04:00
sspi - > base + SIRFSOC_SPI_CTRL ) ;
2013-08-25 17:42:50 +04:00
writel ( sspi - > left_tx_word - 1 ,
sspi - > base + SIRFSOC_SPI_TX_DMA_IO_LEN ) ;
writel ( sspi - > left_tx_word - 1 ,
sspi - > base + SIRFSOC_SPI_RX_DMA_IO_LEN ) ;
2012-02-13 13:45:38 +04:00
} else {
writel ( readl ( sspi - > base + SIRFSOC_SPI_CTRL ) ,
sspi - > base + SIRFSOC_SPI_CTRL ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_TX_DMA_IO_LEN ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_RX_DMA_IO_LEN ) ;
}
2014-04-15 11:24:59 +04:00
sspi - > dst_start = dma_map_single ( & spi - > dev , sspi - > rx , t - > len ,
( t - > tx_buf ! = t - > rx_buf ) ?
DMA_FROM_DEVICE : DMA_BIDIRECTIONAL ) ;
rx_desc = dmaengine_prep_slave_single ( sspi - > rx_chan ,
sspi - > dst_start , t - > len , DMA_DEV_TO_MEM ,
DMA_PREP_INTERRUPT | DMA_CTRL_ACK ) ;
rx_desc - > callback = spi_sirfsoc_dma_fini_callback ;
rx_desc - > callback_param = & sspi - > rx_done ;
sspi - > src_start = dma_map_single ( & spi - > dev , ( void * ) sspi - > tx , t - > len ,
( t - > tx_buf ! = t - > rx_buf ) ?
DMA_TO_DEVICE : DMA_BIDIRECTIONAL ) ;
tx_desc = dmaengine_prep_slave_single ( sspi - > tx_chan ,
sspi - > src_start , t - > len , DMA_MEM_TO_DEV ,
DMA_PREP_INTERRUPT | DMA_CTRL_ACK ) ;
tx_desc - > callback = spi_sirfsoc_dma_fini_callback ;
tx_desc - > callback_param = & sspi - > tx_done ;
dmaengine_submit ( tx_desc ) ;
dmaengine_submit ( rx_desc ) ;
dma_async_issue_pending ( sspi - > tx_chan ) ;
dma_async_issue_pending ( sspi - > rx_chan ) ;
2014-04-14 10:30:00 +04:00
writel ( SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN ,
sspi - > base + SIRFSOC_SPI_TX_RX_EN ) ;
2014-04-15 11:24:59 +04:00
if ( wait_for_completion_timeout ( & sspi - > rx_done , timeout ) = = 0 ) {
2012-02-13 13:45:38 +04:00
dev_err ( & spi - > dev , " transfer timeout \n " ) ;
2013-08-06 10:21:21 +04:00
dmaengine_terminate_all ( sspi - > rx_chan ) ;
} else
2013-08-25 17:42:50 +04:00
sspi - > left_rx_word = 0 ;
2013-08-06 10:21:21 +04:00
/*
* we only wait tx - done event if transferring by DMA . for PIO ,
* we get rx data by writing tx data , so if rx is done , tx has
* done earlier
*/
2014-04-15 11:24:59 +04:00
if ( wait_for_completion_timeout ( & sspi - > tx_done , timeout ) = = 0 ) {
dev_err ( & spi - > dev , " transfer timeout \n " ) ;
dmaengine_terminate_all ( sspi - > tx_chan ) ;
2013-08-06 10:21:21 +04:00
}
2014-04-15 11:24:59 +04:00
dma_unmap_single ( & spi - > dev , sspi - > src_start , t - > len , DMA_TO_DEVICE ) ;
dma_unmap_single ( & spi - > dev , sspi - > dst_start , t - > len , DMA_FROM_DEVICE ) ;
/* TX, RX FIFO stop */
writel ( 0 , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
if ( sspi - > left_tx_word > = SIRFSOC_SPI_DAT_FRM_LEN_MAX )
writel ( 0 , sspi - > base + SIRFSOC_SPI_TX_RX_EN ) ;
}
2013-08-06 10:21:21 +04:00
2014-04-15 11:24:59 +04:00
static void spi_sirfsoc_pio_transfer ( struct spi_device * spi ,
struct spi_transfer * t )
{
struct sirfsoc_spi * sspi ;
int timeout = t - > len * 10 ;
2012-02-13 13:45:38 +04:00
2014-04-15 11:24:59 +04:00
sspi = spi_master_get_devdata ( spi - > master ) ;
2014-05-04 10:32:36 +04:00
do {
writel ( SIRFSOC_SPI_FIFO_RESET ,
sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_RESET ,
sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START ,
sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START ,
sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_INT_EN ) ;
writel ( SIRFSOC_SPI_INT_MASK_ALL ,
sspi - > base + SIRFSOC_SPI_INT_STATUS ) ;
writel ( readl ( sspi - > base + SIRFSOC_SPI_CTRL ) |
SIRFSOC_SPI_MUL_DAT_MODE | SIRFSOC_SPI_ENA_AUTO_CLR ,
sspi - > base + SIRFSOC_SPI_CTRL ) ;
writel ( min ( sspi - > left_tx_word , ( u32 ) ( 256 / sspi - > word_width ) )
- 1 , sspi - > base + SIRFSOC_SPI_TX_DMA_IO_LEN ) ;
writel ( min ( sspi - > left_rx_word , ( u32 ) ( 256 / sspi - > word_width ) )
- 1 , sspi - > base + SIRFSOC_SPI_RX_DMA_IO_LEN ) ;
while ( ! ( ( readl ( sspi - > base + SIRFSOC_SPI_TXFIFO_STATUS )
& SIRFSOC_SPI_FIFO_FULL ) ) & & sspi - > left_tx_word )
sspi - > tx_word ( sspi ) ;
writel ( SIRFSOC_SPI_TXFIFO_EMPTY_INT_EN |
SIRFSOC_SPI_TX_UFLOW_INT_EN |
2014-09-02 13:01:03 +04:00
SIRFSOC_SPI_RX_OFLOW_INT_EN |
SIRFSOC_SPI_RX_IO_DMA_INT_EN ,
2014-05-04 10:32:36 +04:00
sspi - > base + SIRFSOC_SPI_INT_EN ) ;
writel ( SIRFSOC_SPI_RX_EN | SIRFSOC_SPI_TX_EN ,
2014-04-15 11:24:59 +04:00
sspi - > base + SIRFSOC_SPI_TX_RX_EN ) ;
2014-05-04 10:32:36 +04:00
if ( ! wait_for_completion_timeout ( & sspi - > tx_done , timeout ) | |
! wait_for_completion_timeout ( & sspi - > rx_done , timeout ) ) {
dev_err ( & spi - > dev , " transfer timeout \n " ) ;
break ;
}
while ( ! ( ( readl ( sspi - > base + SIRFSOC_SPI_RXFIFO_STATUS )
& SIRFSOC_SPI_FIFO_EMPTY ) ) & & sspi - > left_rx_word )
sspi - > rx_word ( sspi ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( 0 , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
} while ( sspi - > left_tx_word ! = 0 | | sspi - > left_rx_word ! = 0 ) ;
2014-04-15 11:24:59 +04:00
}
static int spi_sirfsoc_transfer ( struct spi_device * spi , struct spi_transfer * t )
{
struct sirfsoc_spi * sspi ;
sspi = spi_master_get_devdata ( spi - > master ) ;
sspi - > tx = t - > tx_buf ? t - > tx_buf : sspi - > dummypage ;
sspi - > rx = t - > rx_buf ? t - > rx_buf : sspi - > dummypage ;
sspi - > left_tx_word = sspi - > left_rx_word = t - > len / sspi - > word_width ;
reinit_completion ( & sspi - > rx_done ) ;
reinit_completion ( & sspi - > tx_done ) ;
/*
* in the transfer , if transfer data using command register with rx_buf
* null , just fill command data into command register and wait for its
* completion .
*/
if ( sspi - > tx_by_cmd )
spi_sirfsoc_cmd_transfer ( spi , t ) ;
else if ( IS_DMA_VALID ( t ) )
spi_sirfsoc_dma_transfer ( spi , t ) ;
else
spi_sirfsoc_pio_transfer ( spi , t ) ;
2012-02-13 13:45:38 +04:00
2013-08-25 17:42:50 +04:00
return t - > len - sspi - > left_rx_word * sspi - > word_width ;
2012-02-13 13:45:38 +04:00
}
static void spi_sirfsoc_chipselect ( struct spi_device * spi , int value )
{
struct sirfsoc_spi * sspi = spi_master_get_devdata ( spi - > master ) ;
2014-09-02 13:01:01 +04:00
if ( sspi - > hw_cs ) {
2012-02-13 13:45:38 +04:00
u32 regval = readl ( sspi - > base + SIRFSOC_SPI_CTRL ) ;
switch ( value ) {
case BITBANG_CS_ACTIVE :
if ( spi - > mode & SPI_CS_HIGH )
regval | = SIRFSOC_SPI_CS_IO_OUT ;
else
regval & = ~ SIRFSOC_SPI_CS_IO_OUT ;
break ;
case BITBANG_CS_INACTIVE :
if ( spi - > mode & SPI_CS_HIGH )
regval & = ~ SIRFSOC_SPI_CS_IO_OUT ;
else
regval | = SIRFSOC_SPI_CS_IO_OUT ;
break ;
}
writel ( regval , sspi - > base + SIRFSOC_SPI_CTRL ) ;
} else {
2014-04-14 10:29:59 +04:00
switch ( value ) {
case BITBANG_CS_ACTIVE :
2014-09-02 13:01:01 +04:00
gpio_direction_output ( spi - > cs_gpio ,
2014-04-14 10:29:59 +04:00
spi - > mode & SPI_CS_HIGH ? 1 : 0 ) ;
break ;
case BITBANG_CS_INACTIVE :
2014-09-02 13:01:01 +04:00
gpio_direction_output ( spi - > cs_gpio ,
2014-04-14 10:29:59 +04:00
spi - > mode & SPI_CS_HIGH ? 0 : 1 ) ;
break ;
}
2012-02-13 13:45:38 +04:00
}
}
static int
spi_sirfsoc_setup_transfer ( struct spi_device * spi , struct spi_transfer * t )
{
struct sirfsoc_spi * sspi ;
u8 bits_per_word = 0 ;
int hz = 0 ;
u32 regval ;
u32 txfifo_ctrl , rxfifo_ctrl ;
u32 fifo_size = SIRFSOC_SPI_FIFO_SIZE / 4 ;
sspi = spi_master_get_devdata ( spi - > master ) ;
2012-12-18 12:55:43 +04:00
bits_per_word = ( t ) ? t - > bits_per_word : spi - > bits_per_word ;
2012-02-13 13:45:38 +04:00
hz = t & & t - > speed_hz ? t - > speed_hz : spi - > max_speed_hz ;
regval = ( sspi - > ctrl_freq / ( 2 * hz ) ) - 1 ;
if ( regval > 0xFFFF | | regval < 0 ) {
dev_err ( & spi - > dev , " Speed %d not supported \n " , hz ) ;
return - EINVAL ;
}
switch ( bits_per_word ) {
case 8 :
regval | = SIRFSOC_SPI_TRAN_DAT_FORMAT_8 ;
sspi - > rx_word = spi_sirfsoc_rx_word_u8 ;
sspi - > tx_word = spi_sirfsoc_tx_word_u8 ;
break ;
case 12 :
case 16 :
2014-04-14 10:30:00 +04:00
regval | = ( bits_per_word = = 12 ) ?
SIRFSOC_SPI_TRAN_DAT_FORMAT_12 :
2012-02-13 13:45:38 +04:00
SIRFSOC_SPI_TRAN_DAT_FORMAT_16 ;
sspi - > rx_word = spi_sirfsoc_rx_word_u16 ;
sspi - > tx_word = spi_sirfsoc_tx_word_u16 ;
break ;
case 32 :
regval | = SIRFSOC_SPI_TRAN_DAT_FORMAT_32 ;
sspi - > rx_word = spi_sirfsoc_rx_word_u32 ;
sspi - > tx_word = spi_sirfsoc_tx_word_u32 ;
break ;
2013-06-03 17:24:53 +04:00
default :
BUG ( ) ;
2012-02-13 13:45:38 +04:00
}
2014-01-15 13:07:43 +04:00
sspi - > word_width = DIV_ROUND_UP ( bits_per_word , 8 ) ;
txfifo_ctrl = SIRFSOC_SPI_FIFO_THD ( SIRFSOC_SPI_FIFO_SIZE / 2 ) |
2014-11-17 18:17:02 +03:00
( sspi - > word_width > > 1 ) ;
2014-01-15 13:07:43 +04:00
rxfifo_ctrl = SIRFSOC_SPI_FIFO_THD ( SIRFSOC_SPI_FIFO_SIZE / 2 ) |
2014-11-17 18:17:02 +03:00
( sspi - > word_width > > 1 ) ;
2014-01-15 13:07:43 +04:00
2012-02-13 13:45:38 +04:00
if ( ! ( spi - > mode & SPI_CS_HIGH ) )
regval | = SIRFSOC_SPI_CS_IDLE_STAT ;
if ( ! ( spi - > mode & SPI_LSB_FIRST ) )
regval | = SIRFSOC_SPI_TRAN_MSB ;
if ( spi - > mode & SPI_CPOL )
regval | = SIRFSOC_SPI_CLK_IDLE_STAT ;
/*
2014-04-14 10:30:00 +04:00
* Data should be driven at least 1 / 2 cycle before the fetch edge
* to make sure that data gets stable at the fetch edge .
2012-02-13 13:45:38 +04:00
*/
if ( ( ( spi - > mode & SPI_CPOL ) & & ( spi - > mode & SPI_CPHA ) ) | |
( ! ( spi - > mode & SPI_CPOL ) & & ! ( spi - > mode & SPI_CPHA ) ) )
regval & = ~ SIRFSOC_SPI_DRV_POS_EDGE ;
else
regval | = SIRFSOC_SPI_DRV_POS_EDGE ;
writel ( SIRFSOC_SPI_FIFO_SC ( fifo_size - 2 ) |
SIRFSOC_SPI_FIFO_LC ( fifo_size / 2 ) |
SIRFSOC_SPI_FIFO_HC ( 2 ) ,
sspi - > base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK ) ;
writel ( SIRFSOC_SPI_FIFO_SC ( 2 ) |
SIRFSOC_SPI_FIFO_LC ( fifo_size / 2 ) |
SIRFSOC_SPI_FIFO_HC ( fifo_size - 2 ) ,
sspi - > base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK ) ;
writel ( txfifo_ctrl , sspi - > base + SIRFSOC_SPI_TXFIFO_CTRL ) ;
writel ( rxfifo_ctrl , sspi - > base + SIRFSOC_SPI_RXFIFO_CTRL ) ;
2014-03-01 08:38:17 +04:00
if ( t & & t - > tx_buf & & ! t - > rx_buf & & ( t - > len < = SIRFSOC_MAX_CMD_BYTES ) ) {
regval | = ( SIRFSOC_SPI_CMD_BYTE_NUM ( ( t - > len - 1 ) ) |
SIRFSOC_SPI_CMD_MODE ) ;
sspi - > tx_by_cmd = true ;
} else {
regval & = ~ SIRFSOC_SPI_CMD_MODE ;
sspi - > tx_by_cmd = false ;
}
2014-04-14 10:29:58 +04:00
/*
2014-09-02 13:01:01 +04:00
* it should never set to hardware cs mode because in hardware cs mode ,
* cs signal can ' t controlled by driver .
2014-04-14 10:29:58 +04:00
*/
regval | = SIRFSOC_SPI_CS_IO_MODE ;
2012-02-13 13:45:38 +04:00
writel ( regval , sspi - > base + SIRFSOC_SPI_CTRL ) ;
2013-08-06 10:21:21 +04:00
if ( IS_DMA_VALID ( t ) ) {
/* Enable DMA mode for RX, TX */
writel ( 0 , sspi - > base + SIRFSOC_SPI_TX_DMA_IO_CTRL ) ;
2014-04-14 10:30:00 +04:00
writel ( SIRFSOC_SPI_RX_DMA_FLUSH ,
sspi - > base + SIRFSOC_SPI_RX_DMA_IO_CTRL ) ;
2013-08-06 10:21:21 +04:00
} else {
/* Enable IO mode for RX, TX */
2014-04-14 10:30:00 +04:00
writel ( SIRFSOC_SPI_IO_MODE_SEL ,
sspi - > base + SIRFSOC_SPI_TX_DMA_IO_CTRL ) ;
writel ( SIRFSOC_SPI_IO_MODE_SEL ,
sspi - > base + SIRFSOC_SPI_RX_DMA_IO_CTRL ) ;
2013-08-06 10:21:21 +04:00
}
2012-02-13 13:45:38 +04:00
return 0 ;
}
static int spi_sirfsoc_setup ( struct spi_device * spi )
{
2014-09-02 13:01:01 +04:00
struct sirfsoc_spi * sspi ;
sspi = spi_master_get_devdata ( spi - > master ) ;
if ( spi - > cs_gpio = = - ENOENT )
sspi - > hw_cs = true ;
else
sspi - > hw_cs = false ;
2012-02-13 13:45:38 +04:00
return spi_sirfsoc_setup_transfer ( spi , NULL ) ;
}
2012-12-07 20:57:14 +04:00
static int spi_sirfsoc_probe ( struct platform_device * pdev )
2012-02-13 13:45:38 +04:00
{
struct sirfsoc_spi * sspi ;
struct spi_master * master ;
struct resource * mem_res ;
2014-09-02 13:01:01 +04:00
int irq ;
int i , ret ;
2012-02-13 13:45:38 +04:00
2014-11-20 17:33:07 +03:00
ret = device_reset ( & pdev - > dev ) ;
if ( ret ) {
dev_err ( & pdev - > dev , " SPI reset failed! \n " ) ;
return ret ;
}
2014-09-02 13:01:01 +04:00
master = spi_alloc_master ( & pdev - > dev , sizeof ( * sspi ) ) ;
2012-02-13 13:45:38 +04:00
if ( ! master ) {
dev_err ( & pdev - > dev , " Unable to allocate SPI master \n " ) ;
return - ENOMEM ;
}
platform_set_drvdata ( pdev , master ) ;
sspi = spi_master_get_devdata ( master ) ;
2013-08-14 13:11:29 +04:00
mem_res = platform_get_resource ( pdev , IORESOURCE_MEM , 0 ) ;
2013-01-21 14:09:18 +04:00
sspi - > base = devm_ioremap_resource ( & pdev - > dev , mem_res ) ;
if ( IS_ERR ( sspi - > base ) ) {
ret = PTR_ERR ( sspi - > base ) ;
2012-02-13 13:45:38 +04:00
goto free_master ;
}
irq = platform_get_irq ( pdev , 0 ) ;
if ( irq < 0 ) {
ret = - ENXIO ;
goto free_master ;
}
ret = devm_request_irq ( & pdev - > dev , irq , spi_sirfsoc_irq , 0 ,
DRIVER_NAME , sspi ) ;
if ( ret )
goto free_master ;
2013-09-10 11:43:41 +04:00
sspi - > bitbang . master = master ;
2012-02-13 13:45:38 +04:00
sspi - > bitbang . chipselect = spi_sirfsoc_chipselect ;
sspi - > bitbang . setup_transfer = spi_sirfsoc_setup_transfer ;
sspi - > bitbang . txrx_bufs = spi_sirfsoc_transfer ;
sspi - > bitbang . master - > setup = spi_sirfsoc_setup ;
master - > bus_num = pdev - > id ;
2013-06-25 15:45:29 +04:00
master - > mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_CS_HIGH ;
2013-05-22 06:36:35 +04:00
master - > bits_per_word_mask = SPI_BPW_MASK ( 8 ) | SPI_BPW_MASK ( 12 ) |
SPI_BPW_MASK ( 16 ) | SPI_BPW_MASK ( 32 ) ;
2014-11-17 18:17:03 +03:00
master - > max_speed_hz = SIRFSOC_SPI_DEFAULT_FRQ ;
2012-02-13 13:45:38 +04:00
sspi - > bitbang . master - > dev . of_node = pdev - > dev . of_node ;
2013-08-06 10:21:21 +04:00
/* request DMA channels */
2014-02-12 20:30:19 +04:00
sspi - > rx_chan = dma_request_slave_channel ( & pdev - > dev , " rx " ) ;
2013-08-06 10:21:21 +04:00
if ( ! sspi - > rx_chan ) {
dev_err ( & pdev - > dev , " can not allocate rx dma channel \n " ) ;
2013-08-23 04:33:39 +04:00
ret = - ENODEV ;
2013-08-06 10:21:21 +04:00
goto free_master ;
}
2014-02-12 20:30:19 +04:00
sspi - > tx_chan = dma_request_slave_channel ( & pdev - > dev , " tx " ) ;
2013-08-06 10:21:21 +04:00
if ( ! sspi - > tx_chan ) {
dev_err ( & pdev - > dev , " can not allocate tx dma channel \n " ) ;
2013-08-23 04:33:39 +04:00
ret = - ENODEV ;
2013-08-06 10:21:21 +04:00
goto free_rx_dma ;
}
2012-02-13 13:45:38 +04:00
sspi - > clk = clk_get ( & pdev - > dev , NULL ) ;
if ( IS_ERR ( sspi - > clk ) ) {
2013-08-06 10:21:21 +04:00
ret = PTR_ERR ( sspi - > clk ) ;
goto free_tx_dma ;
2012-02-13 13:45:38 +04:00
}
2012-12-26 06:48:33 +04:00
clk_prepare_enable ( sspi - > clk ) ;
2012-02-13 13:45:38 +04:00
sspi - > ctrl_freq = clk_get_rate ( sspi - > clk ) ;
2013-08-06 10:21:21 +04:00
init_completion ( & sspi - > rx_done ) ;
init_completion ( & sspi - > tx_done ) ;
2012-02-13 13:45:38 +04:00
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
/* We are not using dummy delay between command and data */
writel ( 0 , sspi - > base + SIRFSOC_SPI_DUMMY_DELAY_CTL ) ;
2013-08-06 10:21:21 +04:00
sspi - > dummypage = kmalloc ( 2 * PAGE_SIZE , GFP_KERNEL ) ;
2013-08-23 04:33:39 +04:00
if ( ! sspi - > dummypage ) {
ret = - ENOMEM ;
2013-08-06 10:21:21 +04:00
goto free_clk ;
2013-08-23 04:33:39 +04:00
}
2013-08-06 10:21:21 +04:00
2012-02-13 13:45:38 +04:00
ret = spi_bitbang_start ( & sspi - > bitbang ) ;
if ( ret )
2013-08-06 10:21:21 +04:00
goto free_dummypage ;
2014-09-02 13:01:01 +04:00
for ( i = 0 ; master - > cs_gpios & & i < master - > num_chipselect ; i + + ) {
if ( master - > cs_gpios [ i ] = = - ENOENT )
continue ;
if ( ! gpio_is_valid ( master - > cs_gpios [ i ] ) ) {
dev_err ( & pdev - > dev , " no valid gpio \n " ) ;
ret = - EINVAL ;
goto free_dummypage ;
}
ret = devm_gpio_request ( & pdev - > dev ,
master - > cs_gpios [ i ] , DRIVER_NAME ) ;
if ( ret ) {
dev_err ( & pdev - > dev , " failed to request gpio \n " ) ;
goto free_dummypage ;
}
}
2012-02-13 13:45:38 +04:00
dev_info ( & pdev - > dev , " registerred, bus number = %d \n " , master - > bus_num ) ;
return 0 ;
2013-08-06 10:21:21 +04:00
free_dummypage :
kfree ( sspi - > dummypage ) ;
2012-02-13 13:45:38 +04:00
free_clk :
2012-12-26 06:48:33 +04:00
clk_disable_unprepare ( sspi - > clk ) ;
2012-02-13 13:45:38 +04:00
clk_put ( sspi - > clk ) ;
2013-08-06 10:21:21 +04:00
free_tx_dma :
dma_release_channel ( sspi - > tx_chan ) ;
free_rx_dma :
dma_release_channel ( sspi - > rx_chan ) ;
2012-02-13 13:45:38 +04:00
free_master :
spi_master_put ( master ) ;
2014-09-02 13:01:01 +04:00
2012-02-13 13:45:38 +04:00
return ret ;
}
2012-12-07 20:57:14 +04:00
static int spi_sirfsoc_remove ( struct platform_device * pdev )
2012-02-13 13:45:38 +04:00
{
struct spi_master * master ;
struct sirfsoc_spi * sspi ;
master = platform_get_drvdata ( pdev ) ;
sspi = spi_master_get_devdata ( master ) ;
spi_bitbang_stop ( & sspi - > bitbang ) ;
2013-08-06 10:21:21 +04:00
kfree ( sspi - > dummypage ) ;
2012-12-26 06:48:33 +04:00
clk_disable_unprepare ( sspi - > clk ) ;
2012-02-13 13:45:38 +04:00
clk_put ( sspi - > clk ) ;
2013-08-06 10:21:21 +04:00
dma_release_channel ( sspi - > rx_chan ) ;
dma_release_channel ( sspi - > tx_chan ) ;
2012-02-13 13:45:38 +04:00
spi_master_put ( master ) ;
return 0 ;
}
2014-02-12 20:30:20 +04:00
# ifdef CONFIG_PM_SLEEP
2012-02-13 13:45:38 +04:00
static int spi_sirfsoc_suspend ( struct device * dev )
{
2013-08-09 11:35:16 +04:00
struct spi_master * master = dev_get_drvdata ( dev ) ;
2012-02-13 13:45:38 +04:00
struct sirfsoc_spi * sspi = spi_master_get_devdata ( master ) ;
2014-03-05 11:19:09 +04:00
int ret ;
ret = spi_master_suspend ( master ) ;
if ( ret )
return ret ;
2012-02-13 13:45:38 +04:00
clk_disable ( sspi - > clk ) ;
return 0 ;
}
static int spi_sirfsoc_resume ( struct device * dev )
{
2013-08-09 11:35:16 +04:00
struct spi_master * master = dev_get_drvdata ( dev ) ;
2012-02-13 13:45:38 +04:00
struct sirfsoc_spi * sspi = spi_master_get_devdata ( master ) ;
clk_enable ( sspi - > clk ) ;
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_RESET , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_RXFIFO_OP ) ;
writel ( SIRFSOC_SPI_FIFO_START , sspi - > base + SIRFSOC_SPI_TXFIFO_OP ) ;
2014-03-05 11:19:09 +04:00
return spi_master_resume ( master ) ;
2012-02-13 13:45:38 +04:00
}
2014-02-12 20:30:20 +04:00
# endif
2012-02-13 13:45:38 +04:00
2014-02-26 05:32:48 +04:00
static SIMPLE_DEV_PM_OPS ( spi_sirfsoc_pm_ops , spi_sirfsoc_suspend ,
spi_sirfsoc_resume ) ;
2012-02-13 13:45:38 +04:00
static const struct of_device_id spi_sirfsoc_of_match [ ] = {
{ . compatible = " sirf,prima2-spi " , } ,
2012-12-26 06:48:34 +04:00
{ . compatible = " sirf,marco-spi " , } ,
2012-02-13 13:45:38 +04:00
{ }
} ;
2013-04-23 20:30:41 +04:00
MODULE_DEVICE_TABLE ( of , spi_sirfsoc_of_match ) ;
2012-02-13 13:45:38 +04:00
static struct platform_driver spi_sirfsoc_driver = {
. driver = {
. name = DRIVER_NAME ,
. pm = & spi_sirfsoc_pm_ops ,
. of_match_table = spi_sirfsoc_of_match ,
} ,
. probe = spi_sirfsoc_probe ,
2012-12-07 20:57:14 +04:00
. remove = spi_sirfsoc_remove ,
2012-02-13 13:45:38 +04:00
} ;
module_platform_driver ( spi_sirfsoc_driver ) ;
MODULE_DESCRIPTION ( " SiRF SoC SPI master driver " ) ;
2014-04-14 10:30:00 +04:00
MODULE_AUTHOR ( " Zhiwu Song <Zhiwu.Song@csr.com> " ) ;
MODULE_AUTHOR ( " Barry Song <Baohua.Song@csr.com> " ) ;
2012-02-13 13:45:38 +04:00
MODULE_LICENSE ( " GPL v2 " ) ;