2005-04-17 02:20:36 +04:00
/*
* Intel IO - APIC support for multi - Pentium hosts .
*
* Copyright ( C ) 1997 , 1998 , 1999 , 2000 Ingo Molnar , Hajnalka Szabo
*
* Many thanks to Stig Venaas for trying out countless experimental
* patches and reporting / debugging problems patiently !
*
* ( c ) 1999 , Multiple IO - APIC support , developed by
* Ken - ichi Yaku < yaku @ css1 . kbnes . nec . co . jp > and
* Hidemi Kishimoto < kisimoto @ css1 . kbnes . nec . co . jp > ,
* further tested and cleaned up by Zach Brown < zab @ redhat . com >
* and Ingo Molnar < mingo @ redhat . com >
*
* Fixes
* Maciej W . Rozycki : Bits for genuine 82489 DX APICs ;
* thanks to Eric Gilmore
* and Rolf G . Tews
* for testing these extensively
* Paul Diefenbaugh : Added full ACPI support
*/
# include <linux/mm.h>
# include <linux/interrupt.h>
# include <linux/init.h>
# include <linux/delay.h>
# include <linux/sched.h>
# include <linux/config.h>
# include <linux/smp_lock.h>
# include <linux/mc146818rtc.h>
# include <linux/acpi.h>
# include <linux/sysdev.h>
# include <asm/io.h>
# include <asm/smp.h>
# include <asm/desc.h>
# include <asm/proto.h>
# include <asm/mach_apic.h>
2005-06-01 01:39:26 +04:00
# include <asm/acpi.h>
2006-01-12 00:44:27 +03:00
# include <asm/dma.h>
2005-04-17 02:20:36 +04:00
# define __apicdebuginit __init
int sis_apic_bug ; /* not actually supported, dummy for compile */
2005-05-21 01:27:59 +04:00
static int no_timer_check ;
2005-09-12 20:49:25 +04:00
int disable_timer_pin_1 __initdata ;
2006-01-12 00:46:06 +03:00
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin , apic ; } ioapic_i8259 = { - 1 , - 1 } ;
2005-04-17 02:20:36 +04:00
static DEFINE_SPINLOCK ( ioapic_lock ) ;
/*
* # of IRQ routing registers
*/
int nr_ioapic_registers [ MAX_IO_APICS ] ;
/*
* Rough estimation of how many shared IRQs there are , can
* be changed anytime .
*/
2005-11-05 19:25:53 +03:00
# define MAX_PLUS_SHARED_IRQS NR_IRQ_VECTORS
2005-04-17 02:20:36 +04:00
# define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
/*
* This is performance - critical , we want to do it O ( 1 )
*
* the indexing order of this array favors 1 : 1 mappings
* between pins and IRQs .
*/
static struct irq_pin_list {
short apic , pin , next ;
} irq_2_pin [ PIN_MAP_SIZE ] ;
2005-09-07 02:17:45 +04:00
int vector_irq [ NR_VECTORS ] __read_mostly = { [ 0 . . . NR_VECTORS - 1 ] = - 1 } ;
2005-04-17 02:20:36 +04:00
# ifdef CONFIG_PCI_MSI
# define vector_to_irq(vector) \
( platform_legacy_irq ( vector ) ? vector : vector_irq [ vector ] )
# else
# define vector_to_irq(vector) (vector)
# endif
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# define __DO_ACTION(R, ACTION, FINAL) \
\
{ \
int pin ; \
struct irq_pin_list * entry = irq_2_pin + irq ; \
\
2005-11-05 19:25:53 +03:00
BUG_ON ( irq > = NR_IRQS ) ; \
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
for ( ; ; ) { \
unsigned int reg ; \
pin = entry - > pin ; \
if ( pin = = - 1 ) \
break ; \
reg = io_apic_read ( entry - > apic , 0x10 + R + pin * 2 ) ; \
reg ACTION ; \
io_apic_modify ( entry - > apic , reg ) ; \
if ( ! entry - > next ) \
break ; \
entry = irq_2_pin + entry - > next ; \
} \
FINAL ; \
}
# ifdef CONFIG_SMP
static void set_ioapic_affinity_irq ( unsigned int irq , cpumask_t mask )
{
unsigned long flags ;
unsigned int dest ;
cpumask_t tmp ;
cpus_and ( tmp , mask , cpu_online_map ) ;
if ( cpus_empty ( tmp ) )
tmp = TARGET_CPUS ;
cpus_and ( mask , tmp , CPU_MASK_ALL ) ;
dest = cpu_mask_to_apicid ( mask ) ;
/*
* Only the high 8 bits are valid .
*/
dest = SET_APIC_LOGICAL_ID ( dest ) ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
__DO_ACTION ( 1 , = dest , )
set_irq_info ( irq , mask ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
# endif
2005-11-05 19:25:53 +03:00
static u8 gsi_2_irq [ NR_IRQ_VECTORS ] = { [ 0 . . . NR_IRQ_VECTORS - 1 ] = 0xFF } ;
2005-04-17 02:20:36 +04:00
/*
* The common case is 1 : 1 IRQ < - > pin mappings . Sometimes there are
* shared ISA - space IRQs , so we have to support them . We are super
* fast in the common case , and fast for shared ISA - space IRQs .
*/
static void add_pin_to_irq ( unsigned int irq , int apic , int pin )
{
static int first_free_entry = NR_IRQS ;
struct irq_pin_list * entry = irq_2_pin + irq ;
2005-11-05 19:25:53 +03:00
BUG_ON ( irq > = NR_IRQS ) ;
2005-04-17 02:20:36 +04:00
while ( entry - > next )
entry = irq_2_pin + entry - > next ;
if ( entry - > pin ! = - 1 ) {
entry - > next = first_free_entry ;
entry = irq_2_pin + entry - > next ;
if ( + + first_free_entry > = PIN_MAP_SIZE )
2005-11-05 19:25:53 +03:00
panic ( " io_apic.c: ran out of irq_2_pin entries! " ) ;
2005-04-17 02:20:36 +04:00
}
entry - > apic = apic ;
entry - > pin = pin ;
}
# define DO_ACTION(name,R,ACTION, FINAL) \
\
static void name # # _IO_APIC_irq ( unsigned int irq ) \
__DO_ACTION ( R , ACTION , FINAL )
DO_ACTION ( __mask , 0 , | = 0x00010000 , io_apic_sync ( entry - > apic ) )
/* mask = 1 */
DO_ACTION ( __unmask , 0 , & = 0xfffeffff , )
/* mask = 0 */
static void mask_IO_APIC_irq ( unsigned int irq )
{
unsigned long flags ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
__mask_IO_APIC_irq ( irq ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
static void unmask_IO_APIC_irq ( unsigned int irq )
{
unsigned long flags ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
__unmask_IO_APIC_irq ( irq ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
static void clear_IO_APIC_pin ( unsigned int apic , unsigned int pin )
{
struct IO_APIC_route_entry entry ;
unsigned long flags ;
/* Check delivery_mode to be sure we're not clearing an SMI pin */
spin_lock_irqsave ( & ioapic_lock , flags ) ;
* ( ( ( int * ) & entry ) + 0 ) = io_apic_read ( apic , 0x10 + 2 * pin ) ;
* ( ( ( int * ) & entry ) + 1 ) = io_apic_read ( apic , 0x11 + 2 * pin ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
if ( entry . delivery_mode = = dest_SMI )
return ;
/*
* Disable it in the IO - APIC irq - routing table :
*/
memset ( & entry , 0 , sizeof ( entry ) ) ;
entry . mask = 1 ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
io_apic_write ( apic , 0x10 + 2 * pin , * ( ( ( int * ) & entry ) + 0 ) ) ;
io_apic_write ( apic , 0x11 + 2 * pin , * ( ( ( int * ) & entry ) + 1 ) ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
static void clear_IO_APIC ( void )
{
int apic , pin ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + )
for ( pin = 0 ; pin < nr_ioapic_registers [ apic ] ; pin + + )
clear_IO_APIC_pin ( apic , pin ) ;
}
/*
* support for broken MP BIOSs , enables hand - redirection of PIRQ0 - 7 to
* specific CPU - side IRQs .
*/
# define MAX_PIRQS 8
static int pirq_entries [ MAX_PIRQS ] ;
static int pirqs_enabled ;
int skip_ioapic_setup ;
int ioapic_force ;
/* dummy parsing: see setup.c */
static int __init disable_ioapic_setup ( char * str )
{
skip_ioapic_setup = 1 ;
return 1 ;
}
static int __init enable_ioapic_setup ( char * str )
{
ioapic_force = 1 ;
skip_ioapic_setup = 0 ;
return 1 ;
}
__setup ( " noapic " , disable_ioapic_setup ) ;
__setup ( " apic " , enable_ioapic_setup ) ;
# include <asm/pci-direct.h>
# include <linux/pci_ids.h>
# include <linux/pci.h>
/* Temporary Hack. Nvidia and VIA boards currently only work with IO-APIC
off . Check for an Nvidia or VIA PCI bridge and turn it off .
Use pci direct infrastructure because this runs before the PCI subsystem .
Can be overwritten with " apic "
And another hack to disable the IOMMU on VIA chipsets .
Kludge - O - Rama . */
void __init check_ioapic ( void )
{
int num , slot , func ;
/* Poor man's PCI discovery */
for ( num = 0 ; num < 32 ; num + + ) {
for ( slot = 0 ; slot < 32 ; slot + + ) {
for ( func = 0 ; func < 8 ; func + + ) {
u32 class ;
u32 vendor ;
u8 type ;
class = read_pci_config ( num , slot , func ,
PCI_CLASS_REVISION ) ;
if ( class = = 0xffffffff )
break ;
if ( ( class > > 16 ) ! = PCI_CLASS_BRIDGE_PCI )
continue ;
vendor = read_pci_config ( num , slot , func ,
PCI_VENDOR_ID ) ;
vendor & = 0xffff ;
switch ( vendor ) {
case PCI_VENDOR_ID_VIA :
# ifdef CONFIG_GART_IOMMU
2006-01-12 00:44:27 +03:00
if ( ( end_pfn > MAX_DMA32_PFN | |
2005-04-17 02:20:36 +04:00
force_iommu ) & &
! iommu_aperture_allowed ) {
printk ( KERN_INFO
" Looks like a VIA chipset. Disabling IOMMU. Overwrite with \" iommu=allowed \" \n " ) ;
iommu_aperture_disabled = 1 ;
}
# endif
return ;
case PCI_VENDOR_ID_NVIDIA :
# ifdef CONFIG_ACPI
/* All timer overrides on Nvidia
seem to be wrong . Skip them . */
acpi_skip_timer_override = 1 ;
printk ( KERN_INFO
" Nvidia board detected. Ignoring ACPI timer override. \n " ) ;
# endif
/* RED-PEN skip them on mptables too? */
return ;
}
/* No multi-function device? */
type = read_pci_config_byte ( num , slot , func ,
PCI_HEADER_TYPE ) ;
if ( ! ( type & 0x80 ) )
break ;
}
}
}
}
static int __init ioapic_pirq_setup ( char * str )
{
int i , max ;
int ints [ MAX_PIRQS + 1 ] ;
get_options ( str , ARRAY_SIZE ( ints ) , ints ) ;
for ( i = 0 ; i < MAX_PIRQS ; i + + )
pirq_entries [ i ] = - 1 ;
pirqs_enabled = 1 ;
apic_printk ( APIC_VERBOSE , " PIRQ redirection, working around broken MP-BIOS. \n " ) ;
max = MAX_PIRQS ;
if ( ints [ 0 ] < MAX_PIRQS )
max = ints [ 0 ] ;
for ( i = 0 ; i < max ; i + + ) {
apic_printk ( APIC_VERBOSE , " ... PIRQ%d -> IRQ %d \n " , i , ints [ i + 1 ] ) ;
/*
* PIRQs are mapped upside down , usually .
*/
pirq_entries [ MAX_PIRQS - i - 1 ] = ints [ i + 1 ] ;
}
return 1 ;
}
__setup ( " pirq= " , ioapic_pirq_setup ) ;
/*
* Find the IRQ entry number of a certain pin .
*/
static int find_irq_entry ( int apic , int pin , int type )
{
int i ;
for ( i = 0 ; i < mp_irq_entries ; i + + )
if ( mp_irqs [ i ] . mpc_irqtype = = type & &
( mp_irqs [ i ] . mpc_dstapic = = mp_ioapics [ apic ] . mpc_apicid | |
mp_irqs [ i ] . mpc_dstapic = = MP_APIC_ALL ) & &
mp_irqs [ i ] . mpc_dstirq = = pin )
return i ;
return - 1 ;
}
/*
* Find the pin to which IRQ [ irq ] ( ISA ) is connected
*/
2006-01-12 00:46:06 +03:00
static int __init find_isa_irq_pin ( int irq , int type )
2005-04-17 02:20:36 +04:00
{
int i ;
for ( i = 0 ; i < mp_irq_entries ; i + + ) {
int lbus = mp_irqs [ i ] . mpc_srcbus ;
if ( ( mp_bus_id_to_type [ lbus ] = = MP_BUS_ISA | |
mp_bus_id_to_type [ lbus ] = = MP_BUS_EISA | |
mp_bus_id_to_type [ lbus ] = = MP_BUS_MCA ) & &
( mp_irqs [ i ] . mpc_irqtype = = type ) & &
( mp_irqs [ i ] . mpc_srcbusirq = = irq ) )
return mp_irqs [ i ] . mpc_dstirq ;
}
return - 1 ;
}
2006-01-12 00:46:06 +03:00
static int __init find_isa_irq_apic ( int irq , int type )
{
int i ;
for ( i = 0 ; i < mp_irq_entries ; i + + ) {
int lbus = mp_irqs [ i ] . mpc_srcbus ;
if ( ( mp_bus_id_to_type [ lbus ] = = MP_BUS_ISA | |
mp_bus_id_to_type [ lbus ] = = MP_BUS_EISA | |
mp_bus_id_to_type [ lbus ] = = MP_BUS_MCA ) & &
( mp_irqs [ i ] . mpc_irqtype = = type ) & &
( mp_irqs [ i ] . mpc_srcbusirq = = irq ) )
break ;
}
if ( i < mp_irq_entries ) {
int apic ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
if ( mp_ioapics [ apic ] . mpc_apicid = = mp_irqs [ i ] . mpc_dstapic )
return apic ;
}
}
return - 1 ;
}
2005-04-17 02:20:36 +04:00
/*
* Find a specific PCI IRQ entry .
* Not an __init , possibly needed by modules
*/
static int pin_2_irq ( int idx , int apic , int pin ) ;
int IO_APIC_get_PCI_irq_vector ( int bus , int slot , int pin )
{
int apic , i , best_guess = - 1 ;
apic_printk ( APIC_DEBUG , " querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d. \n " ,
bus , slot , pin ) ;
if ( mp_bus_id_to_pci_bus [ bus ] = = - 1 ) {
apic_printk ( APIC_VERBOSE , " PCI BIOS passed nonexistent PCI bus %d! \n " , bus ) ;
return - 1 ;
}
for ( i = 0 ; i < mp_irq_entries ; i + + ) {
int lbus = mp_irqs [ i ] . mpc_srcbus ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + )
if ( mp_ioapics [ apic ] . mpc_apicid = = mp_irqs [ i ] . mpc_dstapic | |
mp_irqs [ i ] . mpc_dstapic = = MP_APIC_ALL )
break ;
if ( ( mp_bus_id_to_type [ lbus ] = = MP_BUS_PCI ) & &
! mp_irqs [ i ] . mpc_irqtype & &
( bus = = lbus ) & &
( slot = = ( ( mp_irqs [ i ] . mpc_srcbusirq > > 2 ) & 0x1f ) ) ) {
int irq = pin_2_irq ( i , apic , mp_irqs [ i ] . mpc_dstirq ) ;
if ( ! ( apic | | IO_APIC_IRQ ( irq ) ) )
continue ;
if ( pin = = ( mp_irqs [ i ] . mpc_srcbusirq & 3 ) )
return irq ;
/*
* Use the first all - but - pin matching entry as a
* best - guess fuzzy result for broken mptables .
*/
if ( best_guess < 0 )
best_guess = irq ;
}
}
2005-11-05 19:25:53 +03:00
BUG_ON ( best_guess > = NR_IRQS ) ;
2005-04-17 02:20:36 +04:00
return best_guess ;
}
/*
* EISA Edge / Level control register , ELCR
*/
static int EISA_ELCR ( unsigned int irq )
{
if ( irq < 16 ) {
unsigned int port = 0x4d0 + ( irq > > 3 ) ;
return ( inb ( port ) > > ( irq & 7 ) ) & 1 ;
}
apic_printk ( APIC_VERBOSE , " Broken MPtable reports ISA irq %d \n " , irq ) ;
return 0 ;
}
/* EISA interrupts are always polarity zero and can be edge or level
* trigger depending on the ELCR value . If an interrupt is listed as
* EISA conforming in the MP table , that means its trigger type must
* be read in from the ELCR */
# define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
# define default_EISA_polarity(idx) (0)
/* ISA interrupts are always polarity zero edge triggered,
* when listed as conforming in the MP table . */
# define default_ISA_trigger(idx) (0)
# define default_ISA_polarity(idx) (0)
/* PCI interrupts are always polarity one level triggered,
* when listed as conforming in the MP table . */
# define default_PCI_trigger(idx) (1)
# define default_PCI_polarity(idx) (1)
/* MCA interrupts are always polarity zero level triggered,
* when listed as conforming in the MP table . */
# define default_MCA_trigger(idx) (1)
# define default_MCA_polarity(idx) (0)
static int __init MPBIOS_polarity ( int idx )
{
int bus = mp_irqs [ idx ] . mpc_srcbus ;
int polarity ;
/*
* Determine IRQ line polarity ( high active or low active ) :
*/
switch ( mp_irqs [ idx ] . mpc_irqflag & 3 )
{
case 0 : /* conforms, ie. bus-type dependent polarity */
{
switch ( mp_bus_id_to_type [ bus ] )
{
case MP_BUS_ISA : /* ISA pin */
{
polarity = default_ISA_polarity ( idx ) ;
break ;
}
case MP_BUS_EISA : /* EISA pin */
{
polarity = default_EISA_polarity ( idx ) ;
break ;
}
case MP_BUS_PCI : /* PCI pin */
{
polarity = default_PCI_polarity ( idx ) ;
break ;
}
case MP_BUS_MCA : /* MCA pin */
{
polarity = default_MCA_polarity ( idx ) ;
break ;
}
default :
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
polarity = 1 ;
break ;
}
}
break ;
}
case 1 : /* high active */
{
polarity = 0 ;
break ;
}
case 2 : /* reserved */
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
polarity = 1 ;
break ;
}
case 3 : /* low active */
{
polarity = 1 ;
break ;
}
default : /* invalid */
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
polarity = 1 ;
break ;
}
}
return polarity ;
}
static int MPBIOS_trigger ( int idx )
{
int bus = mp_irqs [ idx ] . mpc_srcbus ;
int trigger ;
/*
* Determine IRQ trigger mode ( edge or level sensitive ) :
*/
switch ( ( mp_irqs [ idx ] . mpc_irqflag > > 2 ) & 3 )
{
case 0 : /* conforms, ie. bus-type dependent */
{
switch ( mp_bus_id_to_type [ bus ] )
{
case MP_BUS_ISA : /* ISA pin */
{
trigger = default_ISA_trigger ( idx ) ;
break ;
}
case MP_BUS_EISA : /* EISA pin */
{
trigger = default_EISA_trigger ( idx ) ;
break ;
}
case MP_BUS_PCI : /* PCI pin */
{
trigger = default_PCI_trigger ( idx ) ;
break ;
}
case MP_BUS_MCA : /* MCA pin */
{
trigger = default_MCA_trigger ( idx ) ;
break ;
}
default :
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
trigger = 1 ;
break ;
}
}
break ;
}
case 1 : /* edge */
{
trigger = 0 ;
break ;
}
case 2 : /* reserved */
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
trigger = 1 ;
break ;
}
case 3 : /* level */
{
trigger = 1 ;
break ;
}
default : /* invalid */
{
printk ( KERN_WARNING " broken BIOS!! \n " ) ;
trigger = 0 ;
break ;
}
}
return trigger ;
}
static inline int irq_polarity ( int idx )
{
return MPBIOS_polarity ( idx ) ;
}
static inline int irq_trigger ( int idx )
{
return MPBIOS_trigger ( idx ) ;
}
2005-11-05 19:25:53 +03:00
static int next_irq = 16 ;
/*
* gsi_irq_sharing - - Name overload ! " irq " can be either a legacy IRQ
* in the range 0 - 15 , a linux IRQ in the range 0 - 223 , or a GSI number
* from ACPI , which can reach 800 in large boxen .
*
* Compact the sparse GSI space into a sequential IRQ series and reuse
* vectors if possible .
*/
int gsi_irq_sharing ( int gsi )
{
int i , tries , vector ;
BUG_ON ( gsi > = NR_IRQ_VECTORS ) ;
if ( platform_legacy_irq ( gsi ) )
return gsi ;
if ( gsi_2_irq [ gsi ] ! = 0xFF )
return ( int ) gsi_2_irq [ gsi ] ;
tries = NR_IRQS ;
try_again :
vector = assign_irq_vector ( gsi ) ;
/*
* Sharing vectors means sharing IRQs , so scan irq_vectors for previous
* use of vector and if found , return that IRQ . However , we never want
* to share legacy IRQs , which usually have a different trigger mode
* than PCI .
*/
for ( i = 0 ; i < NR_IRQS ; i + + )
if ( IO_APIC_VECTOR ( i ) = = vector )
break ;
if ( platform_legacy_irq ( i ) ) {
if ( - - tries > = 0 ) {
IO_APIC_VECTOR ( i ) = 0 ;
goto try_again ;
}
panic ( " gsi_irq_sharing: didn't find an IRQ using vector 0x%02X for GSI %d " , vector , gsi ) ;
}
if ( i < NR_IRQS ) {
gsi_2_irq [ gsi ] = i ;
printk ( KERN_INFO " GSI %d sharing vector 0x%02X and IRQ %d \n " ,
gsi , vector , i ) ;
return i ;
}
i = next_irq + + ;
BUG_ON ( i > = NR_IRQS ) ;
gsi_2_irq [ gsi ] = i ;
IO_APIC_VECTOR ( i ) = vector ;
printk ( KERN_INFO " GSI %d assigned vector 0x%02X and IRQ %d \n " ,
gsi , vector , i ) ;
return i ;
}
2005-04-17 02:20:36 +04:00
static int pin_2_irq ( int idx , int apic , int pin )
{
int irq , i ;
int bus = mp_irqs [ idx ] . mpc_srcbus ;
/*
* Debugging check , we are in big trouble if this message pops up !
*/
if ( mp_irqs [ idx ] . mpc_dstirq ! = pin )
printk ( KERN_ERR " broken BIOS or MPTABLE parser, ayiee!! \n " ) ;
switch ( mp_bus_id_to_type [ bus ] )
{
case MP_BUS_ISA : /* ISA pin */
case MP_BUS_EISA :
case MP_BUS_MCA :
{
irq = mp_irqs [ idx ] . mpc_srcbusirq ;
break ;
}
case MP_BUS_PCI : /* PCI pin */
{
/*
* PCI IRQs are mapped in order
*/
i = irq = 0 ;
while ( i < apic )
irq + = nr_ioapic_registers [ i + + ] ;
irq + = pin ;
2005-11-05 19:25:53 +03:00
irq = gsi_irq_sharing ( irq ) ;
2005-04-17 02:20:36 +04:00
break ;
}
default :
{
printk ( KERN_ERR " unknown bus type %d. \n " , bus ) ;
irq = 0 ;
break ;
}
}
2005-11-05 19:25:53 +03:00
BUG_ON ( irq > = NR_IRQS ) ;
2005-04-17 02:20:36 +04:00
/*
* PCI IRQ command line redirection . Yes , limits are hardcoded .
*/
if ( ( pin > = 16 ) & & ( pin < = 23 ) ) {
if ( pirq_entries [ pin - 16 ] ! = - 1 ) {
if ( ! pirq_entries [ pin - 16 ] ) {
apic_printk ( APIC_VERBOSE , " disabling PIRQ%d \n " , pin - 16 ) ;
} else {
irq = pirq_entries [ pin - 16 ] ;
apic_printk ( APIC_VERBOSE , " using PIRQ%d -> IRQ %d \n " ,
pin - 16 , irq ) ;
}
}
}
2005-11-05 19:25:53 +03:00
BUG_ON ( irq > = NR_IRQS ) ;
2005-04-17 02:20:36 +04:00
return irq ;
}
static inline int IO_APIC_irq_trigger ( int irq )
{
int apic , idx , pin ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
for ( pin = 0 ; pin < nr_ioapic_registers [ apic ] ; pin + + ) {
idx = find_irq_entry ( apic , pin , mp_INT ) ;
if ( ( idx ! = - 1 ) & & ( irq = = pin_2_irq ( idx , apic , pin ) ) )
return irq_trigger ( idx ) ;
}
}
/*
* nonexistent IRQs are edge default
*/
return 0 ;
}
/* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
2005-09-07 02:17:45 +04:00
u8 irq_vector [ NR_IRQ_VECTORS ] __read_mostly = { FIRST_DEVICE_VECTOR , 0 } ;
2005-04-17 02:20:36 +04:00
int assign_irq_vector ( int irq )
{
static int current_vector = FIRST_DEVICE_VECTOR , offset = 0 ;
2005-11-05 19:25:53 +03:00
BUG_ON ( irq ! = AUTO_ASSIGN & & ( unsigned ) irq > = NR_IRQ_VECTORS ) ;
if ( irq ! = AUTO_ASSIGN & & IO_APIC_VECTOR ( irq ) > 0 )
2005-04-17 02:20:36 +04:00
return IO_APIC_VECTOR ( irq ) ;
next :
current_vector + = 8 ;
if ( current_vector = = IA32_SYSCALL_VECTOR )
goto next ;
if ( current_vector > = FIRST_SYSTEM_VECTOR ) {
2005-11-05 19:25:53 +03:00
/* If we run out of vectors on large boxen, must share them. */
offset = ( offset + 1 ) % 8 ;
2005-04-17 02:20:36 +04:00
current_vector = FIRST_DEVICE_VECTOR + offset ;
}
vector_irq [ current_vector ] = irq ;
if ( irq ! = AUTO_ASSIGN )
IO_APIC_VECTOR ( irq ) = current_vector ;
return current_vector ;
}
extern void ( * interrupt [ NR_IRQS ] ) ( void ) ;
static struct hw_interrupt_type ioapic_level_type ;
static struct hw_interrupt_type ioapic_edge_type ;
# define IOAPIC_AUTO -1
# define IOAPIC_EDGE 0
# define IOAPIC_LEVEL 1
static inline void ioapic_register_intr ( int irq , int vector , unsigned long trigger )
{
if ( use_pci_vector ( ) & & ! platform_legacy_irq ( irq ) ) {
if ( ( trigger = = IOAPIC_AUTO & & IO_APIC_irq_trigger ( irq ) ) | |
trigger = = IOAPIC_LEVEL )
irq_desc [ vector ] . handler = & ioapic_level_type ;
else
irq_desc [ vector ] . handler = & ioapic_edge_type ;
set_intr_gate ( vector , interrupt [ vector ] ) ;
} else {
if ( ( trigger = = IOAPIC_AUTO & & IO_APIC_irq_trigger ( irq ) ) | |
trigger = = IOAPIC_LEVEL )
irq_desc [ irq ] . handler = & ioapic_level_type ;
else
irq_desc [ irq ] . handler = & ioapic_edge_type ;
set_intr_gate ( vector , interrupt [ irq ] ) ;
}
}
static void __init setup_IO_APIC_irqs ( void )
{
struct IO_APIC_route_entry entry ;
int apic , pin , idx , irq , first_notcon = 1 , vector ;
unsigned long flags ;
apic_printk ( APIC_VERBOSE , KERN_DEBUG " init IO_APIC IRQs \n " ) ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
for ( pin = 0 ; pin < nr_ioapic_registers [ apic ] ; pin + + ) {
/*
* add it to the IO - APIC irq - routing table :
*/
memset ( & entry , 0 , sizeof ( entry ) ) ;
entry . delivery_mode = INT_DELIVERY_MODE ;
entry . dest_mode = INT_DEST_MODE ;
entry . mask = 0 ; /* enable IRQ */
entry . dest . logical . logical_dest = cpu_mask_to_apicid ( TARGET_CPUS ) ;
idx = find_irq_entry ( apic , pin , mp_INT ) ;
if ( idx = = - 1 ) {
if ( first_notcon ) {
apic_printk ( APIC_VERBOSE , KERN_DEBUG " IO-APIC (apicid-pin) %d-%d " , mp_ioapics [ apic ] . mpc_apicid , pin ) ;
first_notcon = 0 ;
} else
apic_printk ( APIC_VERBOSE , " , %d-%d " , mp_ioapics [ apic ] . mpc_apicid , pin ) ;
continue ;
}
entry . trigger = irq_trigger ( idx ) ;
entry . polarity = irq_polarity ( idx ) ;
if ( irq_trigger ( idx ) ) {
entry . trigger = 1 ;
entry . mask = 1 ;
entry . dest . logical . logical_dest = cpu_mask_to_apicid ( TARGET_CPUS ) ;
}
irq = pin_2_irq ( idx , apic , pin ) ;
add_pin_to_irq ( irq , apic , pin ) ;
if ( ! apic & & ! IO_APIC_IRQ ( irq ) )
continue ;
if ( IO_APIC_IRQ ( irq ) ) {
vector = assign_irq_vector ( irq ) ;
entry . vector = vector ;
ioapic_register_intr ( irq , vector , IOAPIC_AUTO ) ;
if ( ! apic & & ( irq < 16 ) )
disable_8259A_irq ( irq ) ;
}
spin_lock_irqsave ( & ioapic_lock , flags ) ;
io_apic_write ( apic , 0x11 + 2 * pin , * ( ( ( int * ) & entry ) + 1 ) ) ;
io_apic_write ( apic , 0x10 + 2 * pin , * ( ( ( int * ) & entry ) + 0 ) ) ;
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
set_native_irq_info ( irq , TARGET_CPUS ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
}
if ( ! first_notcon )
apic_printk ( APIC_VERBOSE , " not connected. \n " ) ;
}
/*
* Set up the 8259 A - master output pin as broadcast to all
* CPUs .
*/
2006-01-12 00:46:06 +03:00
static void __init setup_ExtINT_IRQ0_pin ( unsigned int apic , unsigned int pin , int vector )
2005-04-17 02:20:36 +04:00
{
struct IO_APIC_route_entry entry ;
unsigned long flags ;
memset ( & entry , 0 , sizeof ( entry ) ) ;
disable_8259A_irq ( 0 ) ;
/* mask LVT0 */
apic_write_around ( APIC_LVT0 , APIC_LVT_MASKED | APIC_DM_EXTINT ) ;
/*
* We use logical delivery to get the timer IRQ
* to the first CPU .
*/
entry . dest_mode = INT_DEST_MODE ;
entry . mask = 0 ; /* unmask IRQ now */
entry . dest . logical . logical_dest = cpu_mask_to_apicid ( TARGET_CPUS ) ;
entry . delivery_mode = INT_DELIVERY_MODE ;
entry . polarity = 0 ;
entry . trigger = 0 ;
entry . vector = vector ;
/*
* The timer IRQ doesn ' t have to know that behind the
* scene we have a 8259 A - master in AEOI mode . . .
*/
irq_desc [ 0 ] . handler = & ioapic_edge_type ;
/*
* Add it to the IO - APIC irq - routing table :
*/
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
io_apic_write ( apic , 0x11 + 2 * pin , * ( ( ( int * ) & entry ) + 1 ) ) ;
io_apic_write ( apic , 0x10 + 2 * pin , * ( ( ( int * ) & entry ) + 0 ) ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
enable_8259A_irq ( 0 ) ;
}
void __init UNEXPECTED_IO_APIC ( void )
{
}
void __apicdebuginit print_IO_APIC ( void )
{
int apic , i ;
union IO_APIC_reg_00 reg_00 ;
union IO_APIC_reg_01 reg_01 ;
union IO_APIC_reg_02 reg_02 ;
unsigned long flags ;
if ( apic_verbosity = = APIC_QUIET )
return ;
printk ( KERN_DEBUG " number of MP IRQ sources: %d. \n " , mp_irq_entries ) ;
for ( i = 0 ; i < nr_ioapics ; i + + )
printk ( KERN_DEBUG " number of IO-APIC #%d registers: %d. \n " ,
mp_ioapics [ i ] . mpc_apicid , nr_ioapic_registers [ i ] ) ;
/*
* We are a bit conservative about what we expect . We have to
* know about every hardware change ASAP .
*/
printk ( KERN_INFO " testing the IO APIC....................... \n " ) ;
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_00 . raw = io_apic_read ( apic , 0 ) ;
reg_01 . raw = io_apic_read ( apic , 1 ) ;
if ( reg_01 . bits . version > = 0x10 )
reg_02 . raw = io_apic_read ( apic , 2 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
printk ( " \n " ) ;
printk ( KERN_DEBUG " IO APIC #%d...... \n " , mp_ioapics [ apic ] . mpc_apicid ) ;
printk ( KERN_DEBUG " .... register #00: %08X \n " , reg_00 . raw ) ;
printk ( KERN_DEBUG " ....... : physical APIC id: %02X \n " , reg_00 . bits . ID ) ;
if ( reg_00 . bits . __reserved_1 | | reg_00 . bits . __reserved_2 )
UNEXPECTED_IO_APIC ( ) ;
printk ( KERN_DEBUG " .... register #01: %08X \n " , * ( int * ) & reg_01 ) ;
printk ( KERN_DEBUG " ....... : max redirection entries: %04X \n " , reg_01 . bits . entries ) ;
if ( ( reg_01 . bits . entries ! = 0x0f ) & & /* older (Neptune) boards */
( reg_01 . bits . entries ! = 0x17 ) & & /* typical ISA+PCI boards */
( reg_01 . bits . entries ! = 0x1b ) & & /* Compaq Proliant boards */
( reg_01 . bits . entries ! = 0x1f ) & & /* dual Xeon boards */
( reg_01 . bits . entries ! = 0x22 ) & & /* bigger Xeon boards */
( reg_01 . bits . entries ! = 0x2E ) & &
( reg_01 . bits . entries ! = 0x3F ) & &
( reg_01 . bits . entries ! = 0x03 )
)
UNEXPECTED_IO_APIC ( ) ;
printk ( KERN_DEBUG " ....... : PRQ implemented: %X \n " , reg_01 . bits . PRQ ) ;
printk ( KERN_DEBUG " ....... : IO APIC version: %04X \n " , reg_01 . bits . version ) ;
if ( ( reg_01 . bits . version ! = 0x01 ) & & /* 82489DX IO-APICs */
( reg_01 . bits . version ! = 0x02 ) & & /* 82801BA IO-APICs (ICH2) */
( reg_01 . bits . version ! = 0x10 ) & & /* oldest IO-APICs */
( reg_01 . bits . version ! = 0x11 ) & & /* Pentium/Pro IO-APICs */
( reg_01 . bits . version ! = 0x13 ) & & /* Xeon IO-APICs */
( reg_01 . bits . version ! = 0x20 ) /* Intel P64H (82806 AA) */
)
UNEXPECTED_IO_APIC ( ) ;
if ( reg_01 . bits . __reserved_1 | | reg_01 . bits . __reserved_2 )
UNEXPECTED_IO_APIC ( ) ;
if ( reg_01 . bits . version > = 0x10 ) {
printk ( KERN_DEBUG " .... register #02: %08X \n " , reg_02 . raw ) ;
printk ( KERN_DEBUG " ....... : arbitration: %02X \n " , reg_02 . bits . arbitration ) ;
if ( reg_02 . bits . __reserved_1 | | reg_02 . bits . __reserved_2 )
UNEXPECTED_IO_APIC ( ) ;
}
printk ( KERN_DEBUG " .... IRQ redirection table: \n " ) ;
printk ( KERN_DEBUG " NR Log Phy Mask Trig IRR Pol "
" Stat Dest Deli Vect: \n " ) ;
for ( i = 0 ; i < = reg_01 . bits . entries ; i + + ) {
struct IO_APIC_route_entry entry ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
* ( ( ( int * ) & entry ) + 0 ) = io_apic_read ( apic , 0x10 + i * 2 ) ;
* ( ( ( int * ) & entry ) + 1 ) = io_apic_read ( apic , 0x11 + i * 2 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
printk ( KERN_DEBUG " %02x %03X %02X " ,
i ,
entry . dest . logical . logical_dest ,
entry . dest . physical . physical_dest
) ;
printk ( " %1d %1d %1d %1d %1d %1d %1d %02X \n " ,
entry . mask ,
entry . trigger ,
entry . irr ,
entry . polarity ,
entry . delivery_status ,
entry . dest_mode ,
entry . delivery_mode ,
entry . vector
) ;
}
}
if ( use_pci_vector ( ) )
printk ( KERN_INFO " Using vector-based indexing \n " ) ;
printk ( KERN_DEBUG " IRQ to pin mappings: \n " ) ;
for ( i = 0 ; i < NR_IRQS ; i + + ) {
struct irq_pin_list * entry = irq_2_pin + i ;
if ( entry - > pin < 0 )
continue ;
if ( use_pci_vector ( ) & & ! platform_legacy_irq ( i ) )
printk ( KERN_DEBUG " IRQ%d " , IO_APIC_VECTOR ( i ) ) ;
else
printk ( KERN_DEBUG " IRQ%d " , i ) ;
for ( ; ; ) {
printk ( " -> %d:%d " , entry - > apic , entry - > pin ) ;
if ( ! entry - > next )
break ;
entry = irq_2_pin + entry - > next ;
}
printk ( " \n " ) ;
}
printk ( KERN_INFO " .................................... done. \n " ) ;
return ;
}
#if 0
static __apicdebuginit void print_APIC_bitfield ( int base )
{
unsigned int v ;
int i , j ;
if ( apic_verbosity = = APIC_QUIET )
return ;
printk ( KERN_DEBUG " 0123456789abcdef0123456789abcdef \n " KERN_DEBUG ) ;
for ( i = 0 ; i < 8 ; i + + ) {
v = apic_read ( base + i * 0x10 ) ;
for ( j = 0 ; j < 32 ; j + + ) {
if ( v & ( 1 < < j ) )
printk ( " 1 " ) ;
else
printk ( " 0 " ) ;
}
printk ( " \n " ) ;
}
}
void __apicdebuginit print_local_APIC ( void * dummy )
{
unsigned int v , ver , maxlvt ;
if ( apic_verbosity = = APIC_QUIET )
return ;
printk ( " \n " KERN_DEBUG " printing local APIC contents on CPU#%d/%d: \n " ,
smp_processor_id ( ) , hard_smp_processor_id ( ) ) ;
v = apic_read ( APIC_ID ) ;
printk ( KERN_INFO " ... APIC ID: %08x (%01x) \n " , v , GET_APIC_ID ( v ) ) ;
v = apic_read ( APIC_LVR ) ;
printk ( KERN_INFO " ... APIC VERSION: %08x \n " , v ) ;
ver = GET_APIC_VERSION ( v ) ;
maxlvt = get_maxlvt ( ) ;
v = apic_read ( APIC_TASKPRI ) ;
printk ( KERN_DEBUG " ... APIC TASKPRI: %08x (%02x) \n " , v , v & APIC_TPRI_MASK ) ;
2005-09-12 20:49:24 +04:00
v = apic_read ( APIC_ARBPRI ) ;
printk ( KERN_DEBUG " ... APIC ARBPRI: %08x (%02x) \n " , v ,
v & APIC_ARBPRI_MASK ) ;
v = apic_read ( APIC_PROCPRI ) ;
printk ( KERN_DEBUG " ... APIC PROCPRI: %08x \n " , v ) ;
2005-04-17 02:20:36 +04:00
v = apic_read ( APIC_EOI ) ;
printk ( KERN_DEBUG " ... APIC EOI: %08x \n " , v ) ;
v = apic_read ( APIC_RRR ) ;
printk ( KERN_DEBUG " ... APIC RRR: %08x \n " , v ) ;
v = apic_read ( APIC_LDR ) ;
printk ( KERN_DEBUG " ... APIC LDR: %08x \n " , v ) ;
v = apic_read ( APIC_DFR ) ;
printk ( KERN_DEBUG " ... APIC DFR: %08x \n " , v ) ;
v = apic_read ( APIC_SPIV ) ;
printk ( KERN_DEBUG " ... APIC SPIV: %08x \n " , v ) ;
printk ( KERN_DEBUG " ... APIC ISR field: \n " ) ;
print_APIC_bitfield ( APIC_ISR ) ;
printk ( KERN_DEBUG " ... APIC TMR field: \n " ) ;
print_APIC_bitfield ( APIC_TMR ) ;
printk ( KERN_DEBUG " ... APIC IRR field: \n " ) ;
print_APIC_bitfield ( APIC_IRR ) ;
2005-09-12 20:49:24 +04:00
v = apic_read ( APIC_ESR ) ;
printk ( KERN_DEBUG " ... APIC ESR: %08x \n " , v ) ;
2005-04-17 02:20:36 +04:00
v = apic_read ( APIC_ICR ) ;
printk ( KERN_DEBUG " ... APIC ICR: %08x \n " , v ) ;
v = apic_read ( APIC_ICR2 ) ;
printk ( KERN_DEBUG " ... APIC ICR2: %08x \n " , v ) ;
v = apic_read ( APIC_LVTT ) ;
printk ( KERN_DEBUG " ... APIC LVTT: %08x \n " , v ) ;
if ( maxlvt > 3 ) { /* PC is LVT#4. */
v = apic_read ( APIC_LVTPC ) ;
printk ( KERN_DEBUG " ... APIC LVTPC: %08x \n " , v ) ;
}
v = apic_read ( APIC_LVT0 ) ;
printk ( KERN_DEBUG " ... APIC LVT0: %08x \n " , v ) ;
v = apic_read ( APIC_LVT1 ) ;
printk ( KERN_DEBUG " ... APIC LVT1: %08x \n " , v ) ;
if ( maxlvt > 2 ) { /* ERR is LVT#3. */
v = apic_read ( APIC_LVTERR ) ;
printk ( KERN_DEBUG " ... APIC LVTERR: %08x \n " , v ) ;
}
v = apic_read ( APIC_TMICT ) ;
printk ( KERN_DEBUG " ... APIC TMICT: %08x \n " , v ) ;
v = apic_read ( APIC_TMCCT ) ;
printk ( KERN_DEBUG " ... APIC TMCCT: %08x \n " , v ) ;
v = apic_read ( APIC_TDCR ) ;
printk ( KERN_DEBUG " ... APIC TDCR: %08x \n " , v ) ;
printk ( " \n " ) ;
}
void print_all_local_APICs ( void )
{
on_each_cpu ( print_local_APIC , NULL , 1 , 1 ) ;
}
void __apicdebuginit print_PIC ( void )
{
unsigned int v ;
unsigned long flags ;
if ( apic_verbosity = = APIC_QUIET )
return ;
printk ( KERN_DEBUG " \n printing PIC contents \n " ) ;
spin_lock_irqsave ( & i8259A_lock , flags ) ;
v = inb ( 0xa1 ) < < 8 | inb ( 0x21 ) ;
printk ( KERN_DEBUG " ... PIC IMR: %04x \n " , v ) ;
v = inb ( 0xa0 ) < < 8 | inb ( 0x20 ) ;
printk ( KERN_DEBUG " ... PIC IRR: %04x \n " , v ) ;
outb ( 0x0b , 0xa0 ) ;
outb ( 0x0b , 0x20 ) ;
v = inb ( 0xa0 ) < < 8 | inb ( 0x20 ) ;
outb ( 0x0a , 0xa0 ) ;
outb ( 0x0a , 0x20 ) ;
spin_unlock_irqrestore ( & i8259A_lock , flags ) ;
printk ( KERN_DEBUG " ... PIC ISR: %04x \n " , v ) ;
v = inb ( 0x4d1 ) < < 8 | inb ( 0x4d0 ) ;
printk ( KERN_DEBUG " ... PIC ELCR: %04x \n " , v ) ;
}
# endif /* 0 */
static void __init enable_IO_APIC ( void )
{
union IO_APIC_reg_01 reg_01 ;
2006-01-12 00:46:06 +03:00
int i8259_apic , i8259_pin ;
int i , apic ;
2005-04-17 02:20:36 +04:00
unsigned long flags ;
for ( i = 0 ; i < PIN_MAP_SIZE ; i + + ) {
irq_2_pin [ i ] . pin = - 1 ;
irq_2_pin [ i ] . next = 0 ;
}
if ( ! pirqs_enabled )
for ( i = 0 ; i < MAX_PIRQS ; i + + )
pirq_entries [ i ] = - 1 ;
/*
* The number of IO - APIC IRQ registers ( = = # pins ) :
*/
2006-01-12 00:46:06 +03:00
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
2005-04-17 02:20:36 +04:00
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
reg_01 . raw = io_apic_read ( apic , 1 ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
nr_ioapic_registers [ apic ] = reg_01 . bits . entries + 1 ;
}
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
int pin ;
/* See if any of the pins is in ExtINT mode */
for ( pin = 0 ; pin < nr_ioapic_registers [ apic ] ; pin + + ) {
struct IO_APIC_route_entry entry ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
* ( ( ( int * ) & entry ) + 0 ) = io_apic_read ( apic , 0x10 + 2 * pin ) ;
* ( ( ( int * ) & entry ) + 1 ) = io_apic_read ( apic , 0x11 + 2 * pin ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
/* If the interrupt line is enabled and in ExtInt mode
* I have found the pin where the i8259 is connected .
*/
if ( ( entry . mask = = 0 ) & & ( entry . delivery_mode = = dest_ExtINT ) ) {
ioapic_i8259 . apic = apic ;
ioapic_i8259 . pin = pin ;
goto found_i8259 ;
}
}
}
found_i8259 :
/* Look to see what if the MP table has reported the ExtINT */
i8259_pin = find_isa_irq_pin ( 0 , mp_ExtINT ) ;
i8259_apic = find_isa_irq_apic ( 0 , mp_ExtINT ) ;
/* Trust the MP table if nothing is setup in the hardware */
if ( ( ioapic_i8259 . pin = = - 1 ) & & ( i8259_pin > = 0 ) ) {
printk ( KERN_WARNING " ExtINT not setup in hardware but reported by MP table \n " ) ;
ioapic_i8259 . pin = i8259_pin ;
ioapic_i8259 . apic = i8259_apic ;
}
/* Complain if the MP table and the hardware disagree */
if ( ( ( ioapic_i8259 . apic ! = i8259_apic ) | | ( ioapic_i8259 . pin ! = i8259_pin ) ) & &
( i8259_pin > = 0 ) & & ( ioapic_i8259 . pin > = 0 ) )
{
printk ( KERN_WARNING " ExtINT in hardware and MP table differ \n " ) ;
2005-04-17 02:20:36 +04:00
}
/*
* Do not trust the IO - APIC being empty at bootup
*/
clear_IO_APIC ( ) ;
}
/*
* Not an __init , needed by the reboot code
*/
void disable_IO_APIC ( void )
{
/*
* Clear the IO - APIC before rebooting :
*/
clear_IO_APIC ( ) ;
2005-06-26 01:57:45 +04:00
/*
2005-09-09 14:59:04 +04:00
* If the i8259 is routed through an IOAPIC
2005-06-26 01:57:45 +04:00
* Put that IOAPIC in virtual wire mode
2005-09-09 14:59:04 +04:00
* so legacy interrupts can be delivered .
2005-06-26 01:57:45 +04:00
*/
2006-01-12 00:46:06 +03:00
if ( ioapic_i8259 . pin ! = - 1 ) {
2005-06-26 01:57:45 +04:00
struct IO_APIC_route_entry entry ;
unsigned long flags ;
memset ( & entry , 0 , sizeof ( entry ) ) ;
entry . mask = 0 ; /* Enabled */
entry . trigger = 0 ; /* Edge */
entry . irr = 0 ;
entry . polarity = 0 ; /* High */
entry . delivery_status = 0 ;
entry . dest_mode = 0 ; /* Physical */
2006-01-12 00:46:06 +03:00
entry . delivery_mode = dest_ExtINT ; /* ExtInt */
2005-06-26 01:57:45 +04:00
entry . vector = 0 ;
entry . dest . physical . physical_dest = 0 ;
/*
* Add it to the IO - APIC irq - routing table :
*/
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
io_apic_write ( ioapic_i8259 . apic , 0x11 + 2 * ioapic_i8259 . pin ,
* ( ( ( int * ) & entry ) + 1 ) ) ;
io_apic_write ( ioapic_i8259 . apic , 0x10 + 2 * ioapic_i8259 . pin ,
* ( ( ( int * ) & entry ) + 0 ) ) ;
2005-06-26 01:57:45 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
2006-01-12 00:46:06 +03:00
disconnect_bsp_APIC ( ioapic_i8259 . pin ! = - 1 ) ;
2005-04-17 02:20:36 +04:00
}
/*
* function to set the IO - APIC physical IDs based on the
* values stored in the MPC table .
*
* by Matt Domsch < Matt_Domsch @ dell . com > Tue Dec 21 12 : 25 : 05 CST 1999
*/
static void __init setup_ioapic_ids_from_mpc ( void )
{
union IO_APIC_reg_00 reg_00 ;
int apic ;
int i ;
unsigned char old_id ;
unsigned long flags ;
/*
* Set the IOAPIC ID to the value stored in the MPC table .
*/
for ( apic = 0 ; apic < nr_ioapics ; apic + + ) {
/* Read the register 0 value */
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_00 . raw = io_apic_read ( apic , 0 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
old_id = mp_ioapics [ apic ] . mpc_apicid ;
printk ( KERN_INFO " Using IO-APIC %d \n " , mp_ioapics [ apic ] . mpc_apicid ) ;
/*
* We need to adjust the IRQ routing table
* if the ID changed .
*/
if ( old_id ! = mp_ioapics [ apic ] . mpc_apicid )
for ( i = 0 ; i < mp_irq_entries ; i + + )
if ( mp_irqs [ i ] . mpc_dstapic = = old_id )
mp_irqs [ i ] . mpc_dstapic
= mp_ioapics [ apic ] . mpc_apicid ;
/*
* Read the right value from the MPC table and
* write it into the ID register .
*/
apic_printk ( APIC_VERBOSE , KERN_INFO " ...changing IO-APIC physical APIC ID to %d ... " ,
mp_ioapics [ apic ] . mpc_apicid ) ;
reg_00 . bits . ID = mp_ioapics [ apic ] . mpc_apicid ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
io_apic_write ( apic , 0 , reg_00 . raw ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
/*
* Sanity check
*/
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_00 . raw = io_apic_read ( apic , 0 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
if ( reg_00 . bits . ID ! = mp_ioapics [ apic ] . mpc_apicid )
printk ( " could not set ID! \n " ) ;
else
apic_printk ( APIC_VERBOSE , " ok. \n " ) ;
}
}
/*
* There is a nasty bug in some older SMP boards , their mptable lies
* about the timer IRQ . We do the following to work around the situation :
*
* - timer IRQ defaults to IO - APIC IRQ
* - if this function detects that timer IRQs are defunct , then we fall
* back to ISA timer IRQs
*/
static int __init timer_irq_works ( void )
{
unsigned long t1 = jiffies ;
local_irq_enable ( ) ;
/* Let ten ticks pass... */
mdelay ( ( 10 * 1000 ) / HZ ) ;
/*
* Expect a few ticks at least , to be sure some possible
* glue logic does not lock up after one or two first
* ticks in a non - ExtINT mode . Also the local APIC
* might have cached one ExtINT interrupt . Finally , at
* least one tick may be lost due to delays .
*/
/* jiffies wrap? */
if ( jiffies - t1 > 4 )
return 1 ;
return 0 ;
}
/*
* In the SMP + IOAPIC case it might happen that there are an unspecified
* number of pending IRQ events unhandled . These cases are very rare ,
* so we ' resend ' these IRQs via IPIs , to the same CPU . It ' s much
* better to do it this way as thus we do not have to be aware of
* ' pending ' interrupts in the IRQ path , except at this point .
*/
/*
* Edge triggered needs to resend any interrupt
* that was delayed but this is now handled in the device
* independent code .
*/
/*
* Starting up a edge - triggered IO - APIC interrupt is
* nasty - we need to make sure that we get the edge .
* If it is already asserted for some reason , we need
* return 1 to indicate that is was pending .
*
* This is not complete - we should be able to fake
* an edge even if it isn ' t on the 8259 A . . .
*/
static unsigned int startup_edge_ioapic_irq ( unsigned int irq )
{
int was_pending = 0 ;
unsigned long flags ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
if ( irq < 16 ) {
disable_8259A_irq ( irq ) ;
if ( i8259A_irq_pending ( irq ) )
was_pending = 1 ;
}
__unmask_IO_APIC_irq ( irq ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return was_pending ;
}
/*
* Once we have recorded IRQ_PENDING already , we can mask the
* interrupt for real . This prevents IRQ storms from unhandled
* devices .
*/
static void ack_edge_ioapic_irq ( unsigned int irq )
{
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
move_irq ( irq ) ;
2005-04-17 02:20:36 +04:00
if ( ( irq_desc [ irq ] . status & ( IRQ_PENDING | IRQ_DISABLED ) )
= = ( IRQ_PENDING | IRQ_DISABLED ) )
mask_IO_APIC_irq ( irq ) ;
ack_APIC_irq ( ) ;
}
/*
* Level triggered interrupts can just be masked ,
* and shutting down and starting up the interrupt
* is the same as enabling and disabling them - - except
* with a startup need to return a " was pending " value .
*
* Level triggered interrupts are special because we
* do not touch any IO - APIC register while handling
* them . We ack the APIC in the end - IRQ handler , not
* in the start - IRQ - handler . Protection against reentrance
* from the same interrupt is still provided , both by the
* generic IRQ layer and by the fact that an unacked local
* APIC does not accept IRQs .
*/
static unsigned int startup_level_ioapic_irq ( unsigned int irq )
{
unmask_IO_APIC_irq ( irq ) ;
return 0 ; /* don't check for pending */
}
static void end_level_ioapic_irq ( unsigned int irq )
{
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
move_irq ( irq ) ;
2005-04-17 02:20:36 +04:00
ack_APIC_irq ( ) ;
}
# ifdef CONFIG_PCI_MSI
static unsigned int startup_edge_ioapic_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
return startup_edge_ioapic_irq ( irq ) ;
}
static void ack_edge_ioapic_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
move_native_irq ( vector ) ;
2005-04-17 02:20:36 +04:00
ack_edge_ioapic_irq ( irq ) ;
}
static unsigned int startup_level_ioapic_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
return startup_level_ioapic_irq ( irq ) ;
}
static void end_level_ioapic_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
move_native_irq ( vector ) ;
2005-04-17 02:20:36 +04:00
end_level_ioapic_irq ( irq ) ;
}
static void mask_IO_APIC_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
mask_IO_APIC_irq ( irq ) ;
}
static void unmask_IO_APIC_vector ( unsigned int vector )
{
int irq = vector_to_irq ( vector ) ;
unmask_IO_APIC_irq ( irq ) ;
}
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# ifdef CONFIG_SMP
2005-04-17 02:20:36 +04:00
static void set_ioapic_affinity_vector ( unsigned int vector ,
cpumask_t cpu_mask )
{
int irq = vector_to_irq ( vector ) ;
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
set_native_irq_info ( vector , cpu_mask ) ;
2005-04-17 02:20:36 +04:00
set_ioapic_affinity_irq ( irq , cpu_mask ) ;
}
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# endif // CONFIG_SMP
# endif // CONFIG_PCI_MSI
2005-04-17 02:20:36 +04:00
/*
* Level and edge triggered IO - APIC interrupts need different handling ,
* so we use two separate IRQ descriptors . Edge triggered IRQs can be
* handled with the level - triggered descriptor , but that one has slightly
* more overhead . Level - triggered interrupts cannot be handled with the
* edge - triggered handler , without risking IRQ storms and other ugly
* races .
*/
2005-09-07 02:17:45 +04:00
static struct hw_interrupt_type ioapic_edge_type __read_mostly = {
2005-04-17 02:20:36 +04:00
. typename = " IO-APIC-edge " ,
. startup = startup_edge_ioapic ,
. shutdown = shutdown_edge_ioapic ,
. enable = enable_edge_ioapic ,
. disable = disable_edge_ioapic ,
. ack = ack_edge_ioapic ,
. end = end_edge_ioapic ,
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# ifdef CONFIG_SMP
2005-04-17 02:20:36 +04:00
. set_affinity = set_ioapic_affinity ,
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# endif
2005-04-17 02:20:36 +04:00
} ;
2005-09-07 02:17:45 +04:00
static struct hw_interrupt_type ioapic_level_type __read_mostly = {
2005-04-17 02:20:36 +04:00
. typename = " IO-APIC-level " ,
. startup = startup_level_ioapic ,
. shutdown = shutdown_level_ioapic ,
. enable = enable_level_ioapic ,
. disable = disable_level_ioapic ,
. ack = mask_and_ack_level_ioapic ,
. end = end_level_ioapic ,
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# ifdef CONFIG_SMP
2005-04-17 02:20:36 +04:00
. set_affinity = set_ioapic_affinity ,
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# endif
2005-04-17 02:20:36 +04:00
} ;
static inline void init_IO_APIC_traps ( void )
{
int irq ;
/*
* NOTE ! The local APIC isn ' t very good at handling
* multiple interrupts at the same interrupt level .
* As the interrupt level is determined by taking the
* vector number and shifting that right by 4 , we
* want to spread these out a bit so that they don ' t
* all fall in the same interrupt level .
*
* Also , we ' ve got to be careful not to trash gate
* 0x80 , because int 0x80 is hm , kind of importantish . ; )
*/
for ( irq = 0 ; irq < NR_IRQS ; irq + + ) {
int tmp = irq ;
if ( use_pci_vector ( ) ) {
if ( ! platform_legacy_irq ( tmp ) )
if ( ( tmp = vector_to_irq ( tmp ) ) = = - 1 )
continue ;
}
if ( IO_APIC_IRQ ( tmp ) & & ! IO_APIC_VECTOR ( tmp ) ) {
/*
* Hmm . . We don ' t have an entry for this ,
* so default to an old - fashioned 8259
* interrupt if we can . .
*/
if ( irq < 16 )
make_8259A_irq ( irq ) ;
else
/* Strange. Oh, well.. */
irq_desc [ irq ] . handler = & no_irq_type ;
}
}
}
static void enable_lapic_irq ( unsigned int irq )
{
unsigned long v ;
v = apic_read ( APIC_LVT0 ) ;
apic_write_around ( APIC_LVT0 , v & ~ APIC_LVT_MASKED ) ;
}
static void disable_lapic_irq ( unsigned int irq )
{
unsigned long v ;
v = apic_read ( APIC_LVT0 ) ;
apic_write_around ( APIC_LVT0 , v | APIC_LVT_MASKED ) ;
}
static void ack_lapic_irq ( unsigned int irq )
{
ack_APIC_irq ( ) ;
}
static void end_lapic_irq ( unsigned int i ) { /* nothing */ }
2005-09-07 02:17:45 +04:00
static struct hw_interrupt_type lapic_irq_type __read_mostly = {
2005-04-17 02:20:36 +04:00
. typename = " local-APIC-edge " ,
. startup = NULL , /* startup_irq() not used for IRQ0 */
. shutdown = NULL , /* shutdown_irq() not used for IRQ0 */
. enable = enable_lapic_irq ,
. disable = disable_lapic_irq ,
. ack = ack_lapic_irq ,
. end = end_lapic_irq ,
} ;
static void setup_nmi ( void )
{
/*
* Dirty trick to enable the NMI watchdog . . .
* We put the 8259 A master into AEOI mode and
* unmask on all local APICs LVT0 as NMI .
*
* The idea to use the 8259 A in AEOI mode ( ' 8259 A Virtual Wire ' )
* is from Maciej W . Rozycki - so we do not have to EOI from
* the NMI handler or the timer interrupt .
*/
printk ( KERN_INFO " activating NMI Watchdog ... " ) ;
enable_NMI_through_LVT0 ( NULL ) ;
printk ( " done. \n " ) ;
}
/*
* This looks a bit hackish but it ' s about the only one way of sending
* a few INTA cycles to 8259 As and any associated glue logic . ICR does
* not support the ExtINT mode , unfortunately . We need to send these
* cycles as some i82489DX - based boards have glue logic that keeps the
* 8259 A interrupt line asserted until INTA . - - macro
*/
static inline void unlock_ExtINT_logic ( void )
{
2006-01-12 00:46:06 +03:00
int apic , pin , i ;
2005-04-17 02:20:36 +04:00
struct IO_APIC_route_entry entry0 , entry1 ;
unsigned char save_control , save_freq_select ;
unsigned long flags ;
2006-01-12 00:46:06 +03:00
pin = find_isa_irq_pin ( 8 , mp_INT ) ;
apic = find_isa_irq_apic ( 8 , mp_INT ) ;
2005-04-17 02:20:36 +04:00
if ( pin = = - 1 )
return ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
* ( ( ( int * ) & entry0 ) + 1 ) = io_apic_read ( apic , 0x11 + 2 * pin ) ;
* ( ( ( int * ) & entry0 ) + 0 ) = io_apic_read ( apic , 0x10 + 2 * pin ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
clear_IO_APIC_pin ( apic , pin ) ;
2005-04-17 02:20:36 +04:00
memset ( & entry1 , 0 , sizeof ( entry1 ) ) ;
entry1 . dest_mode = 0 ; /* physical delivery */
entry1 . mask = 0 ; /* unmask IRQ now */
entry1 . dest . physical . physical_dest = hard_smp_processor_id ( ) ;
entry1 . delivery_mode = dest_ExtINT ;
entry1 . polarity = entry0 . polarity ;
entry1 . trigger = 0 ;
entry1 . vector = 0 ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
io_apic_write ( apic , 0x11 + 2 * pin , * ( ( ( int * ) & entry1 ) + 1 ) ) ;
io_apic_write ( apic , 0x10 + 2 * pin , * ( ( ( int * ) & entry1 ) + 0 ) ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
save_control = CMOS_READ ( RTC_CONTROL ) ;
save_freq_select = CMOS_READ ( RTC_FREQ_SELECT ) ;
CMOS_WRITE ( ( save_freq_select & ~ RTC_RATE_SELECT ) | 0x6 ,
RTC_FREQ_SELECT ) ;
CMOS_WRITE ( save_control | RTC_PIE , RTC_CONTROL ) ;
i = 100 ;
while ( i - - > 0 ) {
mdelay ( 10 ) ;
if ( ( CMOS_READ ( RTC_INTR_FLAGS ) & RTC_PF ) = = RTC_PF )
i - = 10 ;
}
CMOS_WRITE ( save_control , RTC_CONTROL ) ;
CMOS_WRITE ( save_freq_select , RTC_FREQ_SELECT ) ;
2006-01-12 00:46:06 +03:00
clear_IO_APIC_pin ( apic , pin ) ;
2005-04-17 02:20:36 +04:00
spin_lock_irqsave ( & ioapic_lock , flags ) ;
2006-01-12 00:46:06 +03:00
io_apic_write ( apic , 0x11 + 2 * pin , * ( ( ( int * ) & entry0 ) + 1 ) ) ;
io_apic_write ( apic , 0x10 + 2 * pin , * ( ( ( int * ) & entry0 ) + 0 ) ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
}
/*
* This code may look a bit paranoid , but it ' s supposed to cooperate with
* a wide range of boards and BIOS bugs . Fortunately only the timer IRQ
* is so screwy . Thanks to Brian Perkins for testing / hacking this beast
* fanatically on his truly buggy board .
*/
static inline void check_timer ( void )
{
2006-01-12 00:46:06 +03:00
int apic1 , pin1 , apic2 , pin2 ;
2005-04-17 02:20:36 +04:00
int vector ;
/*
* get / set the timer IRQ vector :
*/
disable_8259A_irq ( 0 ) ;
vector = assign_irq_vector ( 0 ) ;
set_intr_gate ( vector , interrupt [ 0 ] ) ;
/*
* Subtle , code in do_timer_interrupt ( ) expects an AEOI
* mode for the 8259 A whenever interrupts are routed
* through I / O APICs . Also IRQ0 has to be enabled in
* the 8259 A which implies the virtual wire has to be
* disabled in the local APIC .
*/
apic_write_around ( APIC_LVT0 , APIC_LVT_MASKED | APIC_DM_EXTINT ) ;
init_8259A ( 1 ) ;
enable_8259A_irq ( 0 ) ;
2006-01-12 00:46:06 +03:00
pin1 = find_isa_irq_pin ( 0 , mp_INT ) ;
apic1 = find_isa_irq_apic ( 0 , mp_INT ) ;
pin2 = ioapic_i8259 . pin ;
apic2 = ioapic_i8259 . apic ;
2005-04-17 02:20:36 +04:00
2006-01-12 00:46:06 +03:00
apic_printk ( APIC_VERBOSE , KERN_INFO " ..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d \n " ,
vector , apic1 , pin1 , apic2 , pin2 ) ;
2005-04-17 02:20:36 +04:00
if ( pin1 ! = - 1 ) {
/*
* Ok , does IRQ0 through the IOAPIC work ?
*/
unmask_IO_APIC_irq ( 0 ) ;
2005-05-21 01:27:59 +04:00
if ( ! no_timer_check & & timer_irq_works ( ) ) {
2005-04-17 02:20:36 +04:00
nmi_watchdog_default ( ) ;
if ( nmi_watchdog = = NMI_IO_APIC ) {
disable_8259A_irq ( 0 ) ;
setup_nmi ( ) ;
enable_8259A_irq ( 0 ) ;
}
2005-09-12 20:49:25 +04:00
if ( disable_timer_pin_1 > 0 )
clear_IO_APIC_pin ( 0 , pin1 ) ;
2005-04-17 02:20:36 +04:00
return ;
}
2006-01-12 00:46:06 +03:00
clear_IO_APIC_pin ( apic1 , pin1 ) ;
apic_printk ( APIC_QUIET , KERN_ERR " ..MP-BIOS bug: 8254 timer not "
" connected to IO-APIC \n " ) ;
2005-04-17 02:20:36 +04:00
}
2006-01-12 00:46:06 +03:00
apic_printk ( APIC_VERBOSE , KERN_INFO " ...trying to set up timer (IRQ0) "
" through the 8259A ... " ) ;
2005-04-17 02:20:36 +04:00
if ( pin2 ! = - 1 ) {
2006-01-12 00:46:06 +03:00
apic_printk ( APIC_VERBOSE , " \n ..... (found apic %d pin %d) ... " ,
apic2 , pin2 ) ;
2005-04-17 02:20:36 +04:00
/*
* legacy devices should be connected to IO APIC # 0
*/
2006-01-12 00:46:06 +03:00
setup_ExtINT_IRQ0_pin ( apic2 , pin2 , vector ) ;
2005-04-17 02:20:36 +04:00
if ( timer_irq_works ( ) ) {
printk ( " works. \n " ) ;
nmi_watchdog_default ( ) ;
if ( nmi_watchdog = = NMI_IO_APIC ) {
setup_nmi ( ) ;
}
return ;
}
/*
* Cleanup , just in case . . .
*/
2006-01-12 00:46:06 +03:00
clear_IO_APIC_pin ( apic2 , pin2 ) ;
2005-04-17 02:20:36 +04:00
}
printk ( " failed. \n " ) ;
if ( nmi_watchdog ) {
printk ( KERN_WARNING " timer doesn't work through the IO-APIC - disabling NMI Watchdog! \n " ) ;
nmi_watchdog = 0 ;
}
apic_printk ( APIC_VERBOSE , KERN_INFO " ...trying to set up timer as Virtual Wire IRQ... " ) ;
disable_8259A_irq ( 0 ) ;
irq_desc [ 0 ] . handler = & lapic_irq_type ;
apic_write_around ( APIC_LVT0 , APIC_DM_FIXED | vector ) ; /* Fixed mode */
enable_8259A_irq ( 0 ) ;
if ( timer_irq_works ( ) ) {
apic_printk ( APIC_QUIET , " works. \n " ) ;
return ;
}
apic_write_around ( APIC_LVT0 , APIC_LVT_MASKED | APIC_DM_FIXED | vector ) ;
apic_printk ( APIC_VERBOSE , " failed. \n " ) ;
apic_printk ( APIC_VERBOSE , KERN_INFO " ...trying to set up timer as ExtINT IRQ... " ) ;
init_8259A ( 0 ) ;
make_8259A_irq ( 0 ) ;
apic_write_around ( APIC_LVT0 , APIC_DM_EXTINT ) ;
unlock_ExtINT_logic ( ) ;
if ( timer_irq_works ( ) ) {
apic_printk ( APIC_VERBOSE , " works. \n " ) ;
return ;
}
apic_printk ( APIC_VERBOSE , " failed :(. \n " ) ;
panic ( " IO-APIC + timer doesn't work! Try using the 'noapic' kernel parameter \n " ) ;
}
2005-05-21 01:27:59 +04:00
static int __init notimercheck ( char * s )
{
no_timer_check = 1 ;
return 1 ;
}
__setup ( " no_timer_check " , notimercheck ) ;
2005-04-17 02:20:36 +04:00
/*
*
* IRQ ' s that are handled by the PIC in the MPS IOAPIC case .
* - IRQ2 is the cascade IRQ , and cannot be a io - apic IRQ .
* Linux doesn ' t really care , as it ' s not actually used
* for any interrupt handling anyway .
*/
# define PIC_IRQS (1<<2)
void __init setup_IO_APIC ( void )
{
enable_IO_APIC ( ) ;
if ( acpi_ioapic )
io_apic_irqs = ~ 0 ; /* all IRQs go through IOAPIC */
else
io_apic_irqs = ~ PIC_IRQS ;
apic_printk ( APIC_VERBOSE , " ENABLING IO-APIC IRQs \n " ) ;
/*
* Set up the IO - APIC IRQ routing table .
*/
if ( ! acpi_ioapic )
setup_ioapic_ids_from_mpc ( ) ;
sync_Arb_IDs ( ) ;
setup_IO_APIC_irqs ( ) ;
init_IO_APIC_traps ( ) ;
check_timer ( ) ;
if ( ! acpi_ioapic )
print_IO_APIC ( ) ;
}
struct sysfs_ioapic_data {
struct sys_device dev ;
struct IO_APIC_route_entry entry [ 0 ] ;
} ;
static struct sysfs_ioapic_data * mp_ioapic_data [ MAX_IO_APICS ] ;
2005-04-17 02:25:31 +04:00
static int ioapic_suspend ( struct sys_device * dev , pm_message_t state )
2005-04-17 02:20:36 +04:00
{
struct IO_APIC_route_entry * entry ;
struct sysfs_ioapic_data * data ;
unsigned long flags ;
int i ;
data = container_of ( dev , struct sysfs_ioapic_data , dev ) ;
entry = data - > entry ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
for ( i = 0 ; i < nr_ioapic_registers [ dev - > id ] ; i + + , entry + + ) {
* ( ( ( int * ) entry ) + 1 ) = io_apic_read ( dev - > id , 0x11 + 2 * i ) ;
* ( ( ( int * ) entry ) + 0 ) = io_apic_read ( dev - > id , 0x10 + 2 * i ) ;
}
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return 0 ;
}
static int ioapic_resume ( struct sys_device * dev )
{
struct IO_APIC_route_entry * entry ;
struct sysfs_ioapic_data * data ;
unsigned long flags ;
union IO_APIC_reg_00 reg_00 ;
int i ;
data = container_of ( dev , struct sysfs_ioapic_data , dev ) ;
entry = data - > entry ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_00 . raw = io_apic_read ( dev - > id , 0 ) ;
if ( reg_00 . bits . ID ! = mp_ioapics [ dev - > id ] . mpc_apicid ) {
reg_00 . bits . ID = mp_ioapics [ dev - > id ] . mpc_apicid ;
io_apic_write ( dev - > id , 0 , reg_00 . raw ) ;
}
for ( i = 0 ; i < nr_ioapic_registers [ dev - > id ] ; i + + , entry + + ) {
io_apic_write ( dev - > id , 0x11 + 2 * i , * ( ( ( int * ) entry ) + 1 ) ) ;
io_apic_write ( dev - > id , 0x10 + 2 * i , * ( ( ( int * ) entry ) + 0 ) ) ;
}
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return 0 ;
}
static struct sysdev_class ioapic_sysdev_class = {
set_kset_name ( " ioapic " ) ,
. suspend = ioapic_suspend ,
. resume = ioapic_resume ,
} ;
static int __init ioapic_init_sysfs ( void )
{
struct sys_device * dev ;
int i , size , error = 0 ;
error = sysdev_class_register ( & ioapic_sysdev_class ) ;
if ( error )
return error ;
for ( i = 0 ; i < nr_ioapics ; i + + ) {
size = sizeof ( struct sys_device ) + nr_ioapic_registers [ i ]
* sizeof ( struct IO_APIC_route_entry ) ;
mp_ioapic_data [ i ] = kmalloc ( size , GFP_KERNEL ) ;
if ( ! mp_ioapic_data [ i ] ) {
printk ( KERN_ERR " Can't suspend/resume IOAPIC %d \n " , i ) ;
continue ;
}
memset ( mp_ioapic_data [ i ] , 0 , size ) ;
dev = & mp_ioapic_data [ i ] - > dev ;
dev - > id = i ;
dev - > cls = & ioapic_sysdev_class ;
error = sysdev_register ( dev ) ;
if ( error ) {
kfree ( mp_ioapic_data [ i ] ) ;
mp_ioapic_data [ i ] = NULL ;
printk ( KERN_ERR " Can't suspend/resume IOAPIC %d \n " , i ) ;
continue ;
}
}
return 0 ;
}
device_initcall ( ioapic_init_sysfs ) ;
/* --------------------------------------------------------------------------
ACPI - based IOAPIC Configuration
- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - */
2005-08-24 20:07:20 +04:00
# ifdef CONFIG_ACPI
2005-04-17 02:20:36 +04:00
# define IO_APIC_MAX_ID 0xFE
int __init io_apic_get_version ( int ioapic )
{
union IO_APIC_reg_01 reg_01 ;
unsigned long flags ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_01 . raw = io_apic_read ( ioapic , 1 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return reg_01 . bits . version ;
}
int __init io_apic_get_redir_entries ( int ioapic )
{
union IO_APIC_reg_01 reg_01 ;
unsigned long flags ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
reg_01 . raw = io_apic_read ( ioapic , 1 ) ;
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return reg_01 . bits . entries ;
}
int io_apic_set_pci_routing ( int ioapic , int pin , int irq , int edge_level , int active_high_low )
{
struct IO_APIC_route_entry entry ;
unsigned long flags ;
if ( ! IO_APIC_IRQ ( irq ) ) {
apic_printk ( APIC_QUIET , KERN_ERR " IOAPIC[%d]: Invalid reference to IRQ 0 \n " ,
ioapic ) ;
return - EINVAL ;
}
/*
* Generate a PCI IRQ routing entry and program the IOAPIC accordingly .
* Note that we mask ( disable ) IRQs now - - these get enabled when the
* corresponding device driver registers for this IRQ .
*/
memset ( & entry , 0 , sizeof ( entry ) ) ;
entry . delivery_mode = INT_DELIVERY_MODE ;
entry . dest_mode = INT_DEST_MODE ;
entry . dest . logical . logical_dest = cpu_mask_to_apicid ( TARGET_CPUS ) ;
entry . trigger = edge_level ;
entry . polarity = active_high_low ;
entry . mask = 1 ; /* Disabled (masked) */
2005-11-05 19:25:53 +03:00
irq = gsi_irq_sharing ( irq ) ;
2005-04-17 02:20:36 +04:00
/*
* IRQs < 16 are already in the irq_2_pin [ ] map
*/
if ( irq > = 16 )
add_pin_to_irq ( irq , ioapic , pin ) ;
entry . vector = assign_irq_vector ( irq ) ;
apic_printk ( APIC_VERBOSE , KERN_DEBUG " IOAPIC[%d]: Set PCI routing entry (%d-%d -> 0x%x -> "
" IRQ %d Mode:%i Active:%i) \n " , ioapic ,
mp_ioapics [ ioapic ] . mpc_apicid , pin , entry . vector , irq ,
edge_level , active_high_low ) ;
ioapic_register_intr ( irq , entry . vector , edge_level ) ;
if ( ! ioapic & & ( irq < 16 ) )
disable_8259A_irq ( irq ) ;
spin_lock_irqsave ( & ioapic_lock , flags ) ;
io_apic_write ( ioapic , 0x11 + 2 * pin , * ( ( ( int * ) & entry ) + 1 ) ) ;
io_apic_write ( ioapic , 0x10 + 2 * pin , * ( ( ( int * ) & entry ) + 0 ) ) ;
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
set_native_irq_info ( use_pci_vector ( ) ? entry . vector : irq , TARGET_CPUS ) ;
2005-04-17 02:20:36 +04:00
spin_unlock_irqrestore ( & ioapic_lock , flags ) ;
return 0 ;
}
2005-08-24 20:07:20 +04:00
# endif /* CONFIG_ACPI */
2005-04-17 02:20:36 +04:00
/*
* This function currently is only a helper for the i386 smp boot process where
* we need to reprogram the ioredtbls to cater for the cpus which have come online
* so mask in all cases should simply be TARGET_CPUS
*/
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# ifdef CONFIG_SMP
2005-04-17 02:20:36 +04:00
void __init setup_ioapic_dest ( void )
{
int pin , ioapic , irq , irq_entry ;
if ( skip_ioapic_setup = = 1 )
return ;
for ( ioapic = 0 ; ioapic < nr_ioapics ; ioapic + + ) {
for ( pin = 0 ; pin < nr_ioapic_registers [ ioapic ] ; pin + + ) {
irq_entry = find_irq_entry ( ioapic , pin , mp_INT ) ;
if ( irq_entry = = - 1 )
continue ;
irq = pin_2_irq ( irq_entry , ioapic , pin ) ;
set_ioapic_affinity_irq ( irq , TARGET_CPUS ) ;
}
}
}
[PATCH] x86/x86_64: deferred handling of writes to /proc/irqxx/smp_affinity
When handling writes to /proc/irq, current code is re-programming rte
entries directly. This is not recommended and could potentially cause
chipset's to lockup, or cause missing interrupts.
CONFIG_IRQ_BALANCE does this correctly, where it re-programs only when the
interrupt is pending. The same needs to be done for /proc/irq handling as well.
Otherwise user space irq balancers are really not doing the right thing.
- Changed pending_irq_balance_cpumask to pending_irq_migrate_cpumask for
lack of a generic name.
- added move_irq out of IRQ_BALANCE, and added this same to X86_64
- Added new proc handler for write, so we can do deferred write at irq
handling time.
- Display of /proc/irq/XX/smp_affinity used to display CPU_MASKALL, instead
it now shows only active cpu masks, or exactly what was set.
- Provided a common move_irq implementation, instead of duplicating
when using generic irq framework.
Tested on i386/x86_64 and ia64 with CONFIG_PCI_MSI turned on and off.
Tested UP builds as well.
MSI testing: tbd: I have cards, need to look for a x-over cable, although I
did test an earlier version of this patch. Will test in a couple days.
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Acked-by: Zwane Mwaikambo <zwane@holomorphy.com>
Grudgingly-acked-by: Andi Kleen <ak@muc.de>
Signed-off-by: Coywolf Qi Hunt <coywolf@lovecn.org>
Signed-off-by: Ashok Raj <ashok.raj@intel.com>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-09-07 02:16:15 +04:00
# endif