2007-09-11 01:25:43 -05:00
/*
* MPC8572 DS Device Tree Source
*
2008-04-17 01:28:15 -05:00
* Copyright 2007, 2008 Freescale Semiconductor Inc.
2007-09-11 01:25:43 -05:00
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the
* Free Software Foundation; either version 2 of the License, or (at your
* option) any later version.
*/
2008-04-17 01:28:15 -05:00
/dts-v1/;
2007-09-11 01:25:43 -05:00
/ {
model = "fsl,MPC8572DS";
compatible = "fsl,MPC8572DS";
2008-10-20 23:02:26 -05:00
#address-cells = <2>;
#size-cells = <2>;
2007-09-11 01:25:43 -05:00
2007-12-12 01:46:12 -06:00
aliases {
ethernet0 = &enet0;
ethernet1 = &enet1;
ethernet2 = &enet2;
ethernet3 = &enet3;
serial0 = &serial0;
serial1 = &serial1;
pci0 = &pci0;
pci1 = &pci1;
pci2 = &pci2;
};
2007-09-11 01:25:43 -05:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
PowerPC,8572@0 {
device_type = "cpu";
2008-04-17 01:28:15 -05:00
reg = <0x0>;
d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <32>; // 32 bytes
d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <0x8000>; // L1, 32K
2007-09-11 01:25:43 -05:00
timebase-frequency = <0>;
2008-02-05 23:58:30 -06:00
bus-frequency = <0>;
clock-frequency = <0>;
2008-05-30 13:43:43 -05:00
next-level-cache = <&L2>;
2008-02-05 23:58:30 -06:00
};
PowerPC,8572@1 {
device_type = "cpu";
2008-04-17 01:28:15 -05:00
reg = <0x1>;
d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <32>; // 32 bytes
d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <0x8000>; // L1, 32K
2008-02-05 23:58:30 -06:00
timebase-frequency = <0>;
2007-09-11 01:25:43 -05:00
bus-frequency = <0>;
clock-frequency = <0>;
2008-05-30 13:43:43 -05:00
next-level-cache = <&L2>;
2007-09-11 01:25:43 -05:00
};
};
memory {
device_type = "memory";
};
soc8572@ffe00000 {
#address-cells = <1>;
#size-cells = <1>;
device_type = "soc";
2008-07-29 15:29:24 -05:00
compatible = "simple-bus";
2008-10-20 23:02:26 -05:00
ranges = <0x0 0 0xffe00000 0x100000>;
reg = <0 0xffe00000 0 0x1000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed
2007-09-11 01:25:43 -05:00
bus-frequency = <0>; // Filled out by uboot.
memory-controller@2000 {
compatible = "fsl,mpc8572-memory-controller";
2008-04-17 01:28:15 -05:00
reg = <0x2000 0x1000>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <18 2>;
2007-09-11 01:25:43 -05:00
};
memory-controller@6000 {
compatible = "fsl,mpc8572-memory-controller";
2008-04-17 01:28:15 -05:00
reg = <0x6000 0x1000>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <18 2>;
2007-09-11 01:25:43 -05:00
};
2008-05-30 13:43:43 -05:00
L2: l2-cache-controller@20000 {
2007-09-11 01:25:43 -05:00
compatible = "fsl,mpc8572-l2-cache-controller";
2008-04-17 01:28:15 -05:00
reg = <0x20000 0x1000>;
cache-line-size = <32>; // 32 bytes
cache-size = <0x80000>; // L2, 512K
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <16 2>;
2007-09-11 01:25:43 -05:00
};
i2c@3000 {
2007-12-11 23:17:24 -06:00
#address-cells = <1>;
#size-cells = <0>;
cell-index = <0>;
2007-09-11 01:25:43 -05:00
compatible = "fsl-i2c";
2008-04-17 01:28:15 -05:00
reg = <0x3000 0x100>;
interrupts = <43 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
dfsrr;
};
i2c@3100 {
2007-12-11 23:17:24 -06:00
#address-cells = <1>;
#size-cells = <0>;
cell-index = <1>;
2007-09-11 01:25:43 -05:00
compatible = "fsl-i2c";
2008-04-17 01:28:15 -05:00
reg = <0x3100 0x100>;
interrupts = <43 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
dfsrr;
};
2008-06-27 13:45:19 -05:00
dma@c300 {
#address-cells = <1>;
#size-cells = <1>;
compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
reg = <0xc300 0x4>;
ranges = <0x0 0xc100 0x200>;
cell-index = <1>;
dma-channel@0 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x0 0x80>;
cell-index = <0>;
interrupt-parent = <&mpic>;
interrupts = <76 2>;
};
dma-channel@80 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x80 0x80>;
cell-index = <1>;
interrupt-parent = <&mpic>;
interrupts = <77 2>;
};
dma-channel@100 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x100 0x80>;
cell-index = <2>;
interrupt-parent = <&mpic>;
interrupts = <78 2>;
};
dma-channel@180 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x180 0x80>;
cell-index = <3>;
interrupt-parent = <&mpic>;
interrupts = <79 2>;
};
};
dma@21300 {
#address-cells = <1>;
#size-cells = <1>;
compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
reg = <0x21300 0x4>;
ranges = <0x0 0x21100 0x200>;
cell-index = <0>;
dma-channel@0 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x0 0x80>;
cell-index = <0>;
interrupt-parent = <&mpic>;
interrupts = <20 2>;
};
dma-channel@80 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x80 0x80>;
cell-index = <1>;
interrupt-parent = <&mpic>;
interrupts = <21 2>;
};
dma-channel@100 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x100 0x80>;
cell-index = <2>;
interrupt-parent = <&mpic>;
interrupts = <22 2>;
};
dma-channel@180 {
compatible = "fsl,mpc8572-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x180 0x80>;
cell-index = <3>;
interrupt-parent = <&mpic>;
interrupts = <23 2>;
};
};
2007-09-11 01:25:43 -05:00
mdio@24520 {
#address-cells = <1>;
#size-cells = <0>;
2007-12-12 00:28:35 -06:00
compatible = "fsl,gianfar-mdio";
2008-04-17 01:28:15 -05:00
reg = <0x24520 0x20>;
2007-12-12 00:28:35 -06:00
2007-09-11 01:25:43 -05:00
phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <10 1>;
reg = <0x0>;
2007-09-11 01:25:43 -05:00
};
phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <10 1>;
reg = <0x1>;
2007-09-11 01:25:43 -05:00
};
phy2: ethernet-phy@2 {
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <10 1>;
reg = <0x2>;
2007-09-11 01:25:43 -05:00
};
phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <10 1>;
reg = <0x3>;
2007-09-11 01:25:43 -05:00
};
};
2007-12-12 00:28:35 -06:00
enet0: ethernet@24000 {
cell-index = <0>;
2007-09-11 01:25:43 -05:00
device_type = "network";
model = "eTSEC";
compatible = "gianfar";
2008-04-17 01:28:15 -05:00
reg = <0x24000 0x1000>;
2007-09-11 01:25:43 -05:00
local-mac-address = [ 00 00 00 00 00 00 ];
2008-04-17 01:28:15 -05:00
interrupts = <29 2 30 2 34 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
phy-handle = <&phy0>;
phy-connection-type = "rgmii-id";
};
2007-12-12 00:28:35 -06:00
enet1: ethernet@25000 {
cell-index = <1>;
2007-09-11 01:25:43 -05:00
device_type = "network";
model = "eTSEC";
compatible = "gianfar";
2008-04-17 01:28:15 -05:00
reg = <0x25000 0x1000>;
2007-09-11 01:25:43 -05:00
local-mac-address = [ 00 00 00 00 00 00 ];
2008-04-17 01:28:15 -05:00
interrupts = <35 2 36 2 40 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
phy-handle = <&phy1>;
phy-connection-type = "rgmii-id";
};
2007-12-12 00:28:35 -06:00
enet2: ethernet@26000 {
cell-index = <2>;
2007-09-11 01:25:43 -05:00
device_type = "network";
model = "eTSEC";
compatible = "gianfar";
2008-04-17 01:28:15 -05:00
reg = <0x26000 0x1000>;
2007-09-11 01:25:43 -05:00
local-mac-address = [ 00 00 00 00 00 00 ];
2008-04-17 01:28:15 -05:00
interrupts = <31 2 32 2 33 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
phy-handle = <&phy2>;
phy-connection-type = "rgmii-id";
};
2007-12-12 00:28:35 -06:00
enet3: ethernet@27000 {
cell-index = <3>;
2007-09-11 01:25:43 -05:00
device_type = "network";
model = "eTSEC";
compatible = "gianfar";
2008-04-17 01:28:15 -05:00
reg = <0x27000 0x1000>;
2007-09-11 01:25:43 -05:00
local-mac-address = [ 00 00 00 00 00 00 ];
2008-04-17 01:28:15 -05:00
interrupts = <37 2 38 2 39 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
phy-handle = <&phy3>;
phy-connection-type = "rgmii-id";
};
2007-12-12 01:46:12 -06:00
serial0: serial@4500 {
cell-index = <0>;
2007-09-11 01:25:43 -05:00
device_type = "serial";
compatible = "ns16550";
2008-04-17 01:28:15 -05:00
reg = <0x4500 0x100>;
2007-09-11 01:25:43 -05:00
clock-frequency = <0>;
2008-04-17 01:28:15 -05:00
interrupts = <42 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
};
2007-12-12 01:46:12 -06:00
serial1: serial@4600 {
cell-index = <1>;
2007-09-11 01:25:43 -05:00
device_type = "serial";
compatible = "ns16550";
2008-04-17 01:28:15 -05:00
reg = <0x4600 0x100>;
2007-09-11 01:25:43 -05:00
clock-frequency = <0>;
2008-04-17 01:28:15 -05:00
interrupts = <42 2>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
};
global-utilities@e0000 { //global utilities block
compatible = "fsl,mpc8572-guts";
2008-04-17 01:28:15 -05:00
reg = <0xe0000 0x1000>;
2007-09-11 01:25:43 -05:00
fsl,has-rstcr;
};
2008-05-23 16:32:48 +08:00
msi@41600 {
compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
reg = <0x41600 0x80>;
msi-available-ranges = <0 0x100>;
interrupts = <
0xe0 0
0xe1 0
0xe2 0
0xe3 0
0xe4 0
0xe5 0
0xe6 0
0xe7 0>;
interrupt-parent = <&mpic>;
};
2008-07-08 19:13:33 -05:00
crypto@30000 {
compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
"fsl,sec2.1", "fsl,sec2.0";
reg = <0x30000 0x10000>;
interrupts = <45 2 58 2>;
interrupt-parent = <&mpic>;
fsl,num-channels = <4>;
fsl,channel-fifo-len = <24>;
fsl,exec-units-mask = <0x9fe>;
fsl,descriptor-types-mask = <0x3ab0ebf>;
};
2007-09-11 01:25:43 -05:00
mpic: pic@40000 {
interrupt-controller;
#address-cells = <0>;
#interrupt-cells = <2>;
2008-04-17 01:28:15 -05:00
reg = <0x40000 0x40000>;
2007-09-11 01:25:43 -05:00
compatible = "chrp,open-pic";
device_type = "open-pic";
};
};
2007-12-12 01:46:12 -06:00
pci0: pcie@ffe08000 {
cell-index = <0>;
2007-09-11 01:25:43 -05:00
compatible = "fsl,mpc8548-pcie";
device_type = "pci";
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
2008-10-20 23:02:26 -05:00
reg = <0 0xffe08000 0 0x1000>;
2008-04-17 01:28:15 -05:00
bus-range = <0 255>;
2008-10-20 23:02:26 -05:00
ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000
0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x00010000>;
2008-04-17 01:28:15 -05:00
clock-frequency = <33333333>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <24 2>;
interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
2007-09-11 01:25:43 -05:00
interrupt-map = <
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 0 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
2007-09-11 01:25:43 -05:00
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 1 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8900 0x0 0x0 0x1 &mpic 0x2 0x1
0x8900 0x0 0x0 0x2 &mpic 0x3 0x1
0x8900 0x0 0x0 0x3 &mpic 0x4 0x1
0x8900 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 2 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8a00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8a00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8a00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8a00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 3 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8b00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8b00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8b00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8b00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 4 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8c00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8c00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8c00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8c00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 5 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8d00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8d00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8d00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8d00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 6 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8e00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8e00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8e00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8e00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x11 func 7 - PCI slot 1 */
2008-04-17 01:28:15 -05:00
0x8f00 0x0 0x0 0x1 &mpic 0x2 0x1
0x8f00 0x0 0x0 0x2 &mpic 0x3 0x1
0x8f00 0x0 0x0 0x3 &mpic 0x4 0x1
0x8f00 0x0 0x0 0x4 &mpic 0x1 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 0 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
0x9000 0x0 0x0 0x3 &mpic 0x1 0x1
0x9000 0x0 0x0 0x4 &mpic 0x2 0x1
2007-09-11 01:25:43 -05:00
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 1 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9100 0x0 0x0 0x1 &mpic 0x3 0x1
0x9100 0x0 0x0 0x2 &mpic 0x4 0x1
0x9100 0x0 0x0 0x3 &mpic 0x1 0x1
0x9100 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 2 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9200 0x0 0x0 0x1 &mpic 0x3 0x1
0x9200 0x0 0x0 0x2 &mpic 0x4 0x1
0x9200 0x0 0x0 0x3 &mpic 0x1 0x1
0x9200 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 3 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9300 0x0 0x0 0x1 &mpic 0x3 0x1
0x9300 0x0 0x0 0x2 &mpic 0x4 0x1
0x9300 0x0 0x0 0x3 &mpic 0x1 0x1
0x9300 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 4 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9400 0x0 0x0 0x1 &mpic 0x3 0x1
0x9400 0x0 0x0 0x2 &mpic 0x4 0x1
0x9400 0x0 0x0 0x3 &mpic 0x1 0x1
0x9400 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 5 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9500 0x0 0x0 0x1 &mpic 0x3 0x1
0x9500 0x0 0x0 0x2 &mpic 0x4 0x1
0x9500 0x0 0x0 0x3 &mpic 0x1 0x1
0x9500 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 6 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9600 0x0 0x0 0x1 &mpic 0x3 0x1
0x9600 0x0 0x0 0x2 &mpic 0x4 0x1
0x9600 0x0 0x0 0x3 &mpic 0x1 0x1
0x9600 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
/* IDSEL 0x12 func 7 - PCI slot 2 */
2008-04-17 01:28:15 -05:00
0x9700 0x0 0x0 0x1 &mpic 0x3 0x1
0x9700 0x0 0x0 0x2 &mpic 0x4 0x1
0x9700 0x0 0x0 0x3 &mpic 0x1 0x1
0x9700 0x0 0x0 0x4 &mpic 0x2 0x1
2007-11-19 23:36:23 -06:00
2007-09-11 01:25:43 -05:00
// IDSEL 0x1c USB
2008-04-17 01:28:15 -05:00
0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
2007-09-11 01:25:43 -05:00
// IDSEL 0x1d Audio
2008-04-17 01:28:15 -05:00
0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
2007-09-11 01:25:43 -05:00
// IDSEL 0x1e Legacy
2008-04-17 01:28:15 -05:00
0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
2007-09-11 01:25:43 -05:00
// IDSEL 0x1f IDE/SATA
2008-04-17 01:28:15 -05:00
0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
2007-09-11 01:25:43 -05:00
>;
pcie@0 {
2008-04-17 01:28:15 -05:00
reg = <0x0 0x0 0x0 0x0 0x0>;
2007-09-11 01:25:43 -05:00
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
2008-04-17 01:28:15 -05:00
ranges = <0x2000000 0x0 0x80000000
0x2000000 0x0 0x80000000
0x0 0x20000000
2007-09-11 01:25:43 -05:00
2008-04-17 01:28:15 -05:00
0x1000000 0x0 0x0
0x1000000 0x0 0x0
0x0 0x100000>;
2007-09-11 01:25:43 -05:00
uli1575@0 {
2008-04-17 01:28:15 -05:00
reg = <0x0 0x0 0x0 0x0 0x0>;
2007-09-11 01:25:43 -05:00
#size-cells = <2>;
#address-cells = <3>;
2008-04-17 01:28:15 -05:00
ranges = <0x2000000 0x0 0x80000000
0x2000000 0x0 0x80000000
0x0 0x20000000
2007-09-11 01:25:43 -05:00
2008-04-17 01:28:15 -05:00
0x1000000 0x0 0x0
0x1000000 0x0 0x0
0x0 0x100000>;
2007-09-11 01:25:43 -05:00
isa@1e {
device_type = "isa";
#interrupt-cells = <2>;
#size-cells = <1>;
#address-cells = <2>;
2008-04-17 01:28:15 -05:00
reg = <0xf000 0x0 0x0 0x0 0x0>;
ranges = <0x1 0x0 0x1000000 0x0 0x0
0x1000>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&i8259>;
i8259: interrupt-controller@20 {
2008-04-17 01:28:15 -05:00
reg = <0x1 0x20 0x2
0x1 0xa0 0x2
0x1 0x4d0 0x2>;
2007-09-11 01:25:43 -05:00
interrupt-controller;
device_type = "interrupt-controller";
#address-cells = <0>;
#interrupt-cells = <2>;
compatible = "chrp,iic";
interrupts = <9 2>;
interrupt-parent = <&mpic>;
};
i8042@60 {
#size-cells = <0>;
#address-cells = <1>;
2008-04-17 01:28:15 -05:00
reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
interrupts = <1 3 12 3>;
2007-09-11 01:25:43 -05:00
interrupt-parent =
<&i8259>;
keyboard@0 {
2008-04-17 01:28:15 -05:00
reg = <0x0>;
2007-09-11 01:25:43 -05:00
compatible = "pnpPNP,303";
};
mouse@1 {
2008-04-17 01:28:15 -05:00
reg = <0x1>;
2007-09-11 01:25:43 -05:00
compatible = "pnpPNP,f03";
};
};
rtc@70 {
compatible = "pnpPNP,b00";
2008-04-17 01:28:15 -05:00
reg = <0x1 0x70 0x2>;
2007-09-11 01:25:43 -05:00
};
gpio@400 {
2008-04-17 01:28:15 -05:00
reg = <0x1 0x400 0x80>;
2007-09-11 01:25:43 -05:00
};
};
};
};
};
2007-12-12 01:46:12 -06:00
pci1: pcie@ffe09000 {
cell-index = <1>;
2007-09-11 01:25:43 -05:00
compatible = "fsl,mpc8548-pcie";
device_type = "pci";
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
2008-10-20 23:02:26 -05:00
reg = <0 0xffe09000 0 0x1000>;
2008-04-17 01:28:15 -05:00
bus-range = <0 255>;
2008-10-20 23:02:26 -05:00
ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000
0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x00010000>;
2008-04-17 01:28:15 -05:00
clock-frequency = <33333333>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <26 2>;
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
2007-09-11 01:25:43 -05:00
interrupt-map = <
/* IDSEL 0x0 */
2008-04-17 01:28:15 -05:00
0000 0x0 0x0 0x1 &mpic 0x4 0x1
0000 0x0 0x0 0x2 &mpic 0x5 0x1
0000 0x0 0x0 0x3 &mpic 0x6 0x1
0000 0x0 0x0 0x4 &mpic 0x7 0x1
2007-09-11 01:25:43 -05:00
>;
pcie@0 {
2008-04-17 01:28:15 -05:00
reg = <0x0 0x0 0x0 0x0 0x0>;
2007-09-11 01:25:43 -05:00
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
2008-04-17 01:28:15 -05:00
ranges = <0x2000000 0x0 0xa0000000
0x2000000 0x0 0xa0000000
0x0 0x20000000
2007-09-11 01:25:43 -05:00
2008-04-17 01:28:15 -05:00
0x1000000 0x0 0x0
0x1000000 0x0 0x0
0x0 0x100000>;
2007-09-11 01:25:43 -05:00
};
};
2007-12-12 01:46:12 -06:00
pci2: pcie@ffe0a000 {
cell-index = <2>;
2007-09-11 01:25:43 -05:00
compatible = "fsl,mpc8548-pcie";
device_type = "pci";
#interrupt-cells = <1>;
#size-cells = <2>;
#address-cells = <3>;
2008-10-20 23:02:26 -05:00
reg = <0 0xffe0a000 0 0x1000>;
2008-04-17 01:28:15 -05:00
bus-range = <0 255>;
2008-10-20 23:02:26 -05:00
ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000
0x1000000 0x0 0x00000000 0 0xffc20000 0x0 0x00010000>;
2008-04-17 01:28:15 -05:00
clock-frequency = <33333333>;
2007-09-11 01:25:43 -05:00
interrupt-parent = <&mpic>;
2008-04-17 01:28:15 -05:00
interrupts = <27 2>;
interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
2007-09-11 01:25:43 -05:00
interrupt-map = <
/* IDSEL 0x0 */
2008-04-17 01:28:15 -05:00
0000 0x0 0x0 0x1 &mpic 0x0 0x1
0000 0x0 0x0 0x2 &mpic 0x1 0x1
0000 0x0 0x0 0x3 &mpic 0x2 0x1
0000 0x0 0x0 0x4 &mpic 0x3 0x1
2007-09-11 01:25:43 -05:00
>;
pcie@0 {
2008-04-17 01:28:15 -05:00
reg = <0x0 0x0 0x0 0x0 0x0>;
2007-09-11 01:25:43 -05:00
#size-cells = <2>;
#address-cells = <3>;
device_type = "pci";
2008-04-17 01:28:15 -05:00
ranges = <0x2000000 0x0 0xc0000000
0x2000000 0x0 0xc0000000
0x0 0x20000000
2007-09-11 01:25:43 -05:00
2008-04-17 01:28:15 -05:00
0x1000000 0x0 0x0
0x1000000 0x0 0x0
0x0 0x100000>;
2007-09-11 01:25:43 -05:00
};
};
};