2015-10-07 22:31:04 +02:00
/*
* Copyright 2015 Endless Mobile, Inc.
* Author: Carlo Caione <carlo@endlessm.com>
*
* This file is dual-licensed: you can use it either under the terms
* of the GPL or the X11 license, at your option. Note that this dual
* licensing only applies to this file, and not this project as a
* whole.
*
* a) This library is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License as
* published by the Free Software Foundation; either version 2 of the
* License, or (at your option) any later version.
*
* This library is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program. If not, see <http://www.gnu.org/licenses/>.
*
* Or, alternatively,
*
* b) Permission is hereby granted, free of charge, to any person
* obtaining a copy of this software and associated documentation
* files (the "Software"), to deal in the Software without
* restriction, including without limitation the rights to use,
* copy, modify, merge, publish, distribute, sublicense, and/or
* sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following
* conditions:
*
* The above copyright notice and this permission notice shall be
* included in all copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE.
*/
#include <dt-bindings/clock/meson8b-clkc.h>
#include <dt-bindings/gpio/meson8b-gpio.h>
2016-05-30 15:27:18 +02:00
#include <dt-bindings/reset/amlogic,meson8b-reset.h>
2017-09-17 18:45:23 +02:00
#include <dt-bindings/reset/amlogic,meson8b-clkc-reset.h>
2017-04-17 23:39:38 +02:00
#include "meson.dtsi"
2015-10-07 22:31:04 +02:00
/ {
cpus {
#address-cells = <1>;
#size-cells = <0>;
2018-04-22 12:45:02 +02:00
cpu0: cpu@200 {
2015-10-07 22:31:04 +02:00
device_type = "cpu";
compatible = "arm,cortex-a5";
next-level-cache = <&L2>;
reg = <0x200>;
2017-09-17 18:45:23 +02:00
enable-method = "amlogic,meson8b-smp";
resets = <&clkc CLKC_RESET_CPU0_SOFT_RESET>;
2015-10-07 22:31:04 +02:00
};
2018-04-22 12:45:02 +02:00
cpu1: cpu@201 {
2015-10-07 22:31:04 +02:00
device_type = "cpu";
compatible = "arm,cortex-a5";
next-level-cache = <&L2>;
reg = <0x201>;
2017-09-17 18:45:23 +02:00
enable-method = "amlogic,meson8b-smp";
resets = <&clkc CLKC_RESET_CPU1_SOFT_RESET>;
2015-10-07 22:31:04 +02:00
};
2018-04-22 12:45:02 +02:00
cpu2: cpu@202 {
2015-10-07 22:31:04 +02:00
device_type = "cpu";
compatible = "arm,cortex-a5";
next-level-cache = <&L2>;
reg = <0x202>;
2017-09-17 18:45:23 +02:00
enable-method = "amlogic,meson8b-smp";
resets = <&clkc CLKC_RESET_CPU2_SOFT_RESET>;
2015-10-07 22:31:04 +02:00
};
2018-04-22 12:45:02 +02:00
cpu3: cpu@203 {
2015-10-07 22:31:04 +02:00
device_type = "cpu";
compatible = "arm,cortex-a5";
next-level-cache = <&L2>;
reg = <0x203>;
2017-09-17 18:45:23 +02:00
enable-method = "amlogic,meson8b-smp";
resets = <&clkc CLKC_RESET_CPU3_SOFT_RESET>;
2015-10-07 22:31:04 +02:00
};
};
2017-06-15 23:33:51 +02:00
2018-04-22 12:45:02 +02:00
pmu {
compatible = "arm,cortex-a5-pmu";
interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
<GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
};
2017-10-02 17:59:03 +02:00
reserved-memory {
#address-cells = <1>;
#size-cells = <1>;
ranges;
/* 2 MiB reserved for Hardware ROM Firmware? */
hwrom@0 {
reg = <0x0 0x200000>;
no-map;
};
};
2017-06-15 23:33:51 +02:00
scu@c4300000 {
compatible = "arm,cortex-a5-scu";
reg = <0xc4300000 0x100>;
};
2017-04-17 23:39:38 +02:00
}; /* end of / */
2015-10-07 22:31:04 +02:00
2017-04-17 23:39:38 +02:00
&aobus {
2017-09-17 18:45:23 +02:00
pmu: pmu@e0 {
compatible = "amlogic,meson8b-pmu", "syscon";
reg = <0xe0 0x18>;
};
2017-04-17 23:39:38 +02:00
pinctrl_aobus: pinctrl@84 {
compatible = "amlogic,meson8b-aobus-pinctrl";
reg = <0x84 0xc>;
2015-10-07 22:31:04 +02:00
#address-cells = <1>;
#size-cells = <1>;
ranges;
2017-04-17 23:39:38 +02:00
gpio_ao: ao-bank@14 {
reg = <0x14 0x4>,
<0x2c 0x4>,
<0x24 0x8>;
reg-names = "mux", "pull", "gpio";
gpio-controller;
#gpio-cells = <2>;
2017-09-21 19:14:44 +02:00
gpio-ranges = <&pinctrl_aobus 0 0 16>;
2015-10-07 22:31:04 +02:00
};
2017-04-17 23:39:38 +02:00
uart_ao_a_pins: uart_ao_a {
mux {
groups = "uart_tx_ao_a", "uart_rx_ao_a";
function = "uart_ao";
};
2015-11-08 13:18:57 +01:00
};
2018-05-06 22:57:49 +02:00
ir_recv_pins: remote {
mux {
groups = "remote_input";
function = "remote";
};
};
2017-04-17 23:39:38 +02:00
};
};
2015-11-08 13:18:57 +01:00
2017-04-17 23:39:38 +02:00
&cbus {
clkc: clock-controller@4000 {
#clock-cells = <1>;
2017-07-28 23:13:13 +02:00
#reset-cells = <1>;
2017-04-17 23:39:38 +02:00
compatible = "amlogic,meson8b-clkc";
reg = <0x8000 0x4>, <0x4000 0x460>;
};
2015-10-07 22:31:04 +02:00
2017-04-17 23:39:38 +02:00
reset: reset-controller@4404 {
compatible = "amlogic,meson8b-reset";
2018-01-21 23:14:12 +01:00
reg = <0x4404 0x9c>;
2017-04-17 23:39:38 +02:00
#reset-cells = <1>;
};
2015-10-07 22:31:04 +02:00
2017-09-23 16:14:03 +02:00
analog_top: analog-top@81a8 {
compatible = "amlogic,meson8b-analog-top", "syscon";
reg = <0x81a8 0x14>;
};
2017-04-17 23:39:38 +02:00
pwm_ef: pwm@86c0 {
compatible = "amlogic,meson8b-pwm";
reg = <0x86c0 0x10>;
#pwm-cells = <3>;
status = "disabled";
};
2015-10-07 22:31:04 +02:00
2017-04-17 23:39:38 +02:00
pinctrl_cbus: pinctrl@9880 {
compatible = "amlogic,meson8b-cbus-pinctrl";
reg = <0x9880 0x10>;
#address-cells = <1>;
#size-cells = <1>;
ranges;
2016-08-22 17:36:33 +02:00
2017-04-17 23:39:38 +02:00
gpio: banks@80b0 {
reg = <0x80b0 0x28>,
<0x80e8 0x18>,
<0x8120 0x18>,
<0x8030 0x38>;
reg-names = "mux", "pull", "pull-enable", "gpio";
gpio-controller;
#gpio-cells = <2>;
2018-03-12 21:57:09 +01:00
gpio-ranges = <&pinctrl_cbus 0 0 83>;
2016-08-22 17:36:33 +02:00
};
2018-01-19 02:48:00 +01:00
eth_rgmii_pins: eth-rgmii {
mux {
groups = "eth_tx_clk",
"eth_tx_en",
"eth_txd1_0",
"eth_txd1_1",
"eth_txd0_0",
"eth_txd0_1",
"eth_rx_clk",
"eth_rx_dv",
"eth_rxd1",
"eth_rxd0",
"eth_mdio_en",
"eth_mdc",
"eth_ref_clk",
"eth_txd2",
"eth_txd3";
function = "ethernet";
};
};
2018-03-17 21:11:14 +01:00
sd_b_pins: sd-b {
mux {
groups = "sd_d0_b", "sd_d1_b", "sd_d2_b",
"sd_d3_b", "sd_clk_b", "sd_cmd_b";
function = "sd_b";
};
};
2017-04-17 23:39:38 +02:00
};
};
2016-08-22 17:36:33 +02:00
2017-09-17 18:45:23 +02:00
&ahb_sram {
smp-sram@1ff80 {
compatible = "amlogic,meson8b-smp-sram";
reg = <0x1ff80 0x8>;
};
};
2017-10-03 01:28:04 +02:00
&efuse {
compatible = "amlogic,meson8b-efuse";
clocks = <&clkc CLKID_EFUSE>;
clock-names = "core";
};
2017-06-15 23:33:52 +02:00
ðmac {
2018-01-19 02:48:00 +01:00
compatible = "amlogic,meson8b-dwmac", "snps,dwmac-3.70a", "snps,dwmac";
reg = <0xc9410000 0x10000
0xc1108140 0x4>;
clocks = <&clkc CLKID_ETH>,
<&clkc CLKID_MPLL2>,
<&clkc CLKID_MPLL2>;
clock-names = "stmmaceth", "clkin0", "clkin1";
resets = <&reset RESET_ETHERNET>;
reset-names = "stmmaceth";
2017-06-15 23:33:52 +02:00
};
2017-10-19 14:01:41 +02:00
&gpio_intc {
compatible = "amlogic,meson-gpio-intc",
"amlogic,meson8b-gpio-intc";
status = "okay";
};
2017-06-15 23:33:49 +02:00
&hwrng {
compatible = "amlogic,meson8b-rng", "amlogic,meson-rng";
clocks = <&clkc CLKID_RNG0>;
clock-names = "core";
};
2018-02-17 17:06:50 +01:00
&i2c_AO {
clocks = <&clkc CLKID_CLK81>;
};
&i2c_A {
clocks = <&clkc CLKID_I2C>;
};
&i2c_B {
clocks = <&clkc CLKID_I2C>;
};
2017-04-17 23:42:44 +02:00
&L2 {
arm,data-latency = <3 3 3>;
arm,tag-latency = <2 2 2>;
arm,filter-ranges = <0x100000 0xc0000000>;
ARM: dts: meson8b: add more L2 cache settings
Amlogic's vendor kernel prints these PL310 L2 cache controller settings
during boot:
8 ways, 2048 sets, CACHE_ID 0x4100a0c9, Cache size: 524288 B
AUX_CTRL 0x7ec60001, PERFETCH_CTRL 0x75000007, POWER_CTRL 0x00000000
TAG_LATENCY 0x00000111, DATA_LATENCY 0x00000222
Add the "prefetch-data", "prefetch-instr" and "arm,shared-override"
properties to get the same L2 cache controller configuration as the
vendor kernel.
Four differences still remain:
- L310_AUX_CTRL_EARLY_BRESP is enabled by the vendor kernel, however
this is only supported on Cortex-A9 cores (Meson8b has Cortex-A5 cores
though)
- L310_AUX_CTRL_NS_INT_CTRL is currently not supported by the cache-l2x0
driver
- bit 23 is set by the vendor kernel, but this is defined in cache-l2x0.h
- L310_AUX_CTRL_FULL_LINE_ZERO is enabled by the vendor kernel which is
also only supported on Cortex-A9 cores
Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com>
Tested-by: Kevin Hilman <khilman@baylibre.com>
Signed-off-by: Kevin Hilman <khilman@baylibre.com>
2017-10-31 23:23:15 +01:00
prefetch-data = <1>;
prefetch-instr = <1>;
arm,shared-override;
2017-04-17 23:42:44 +02:00
};
2017-07-12 00:20:14 +02:00
&pwm_ab {
compatible = "amlogic,meson8b-pwm";
};
&pwm_cd {
compatible = "amlogic,meson8b-pwm";
};
2017-06-15 23:33:47 +02:00
&saradc {
compatible = "amlogic,meson8b-saradc", "amlogic,meson-saradc";
clocks = <&clkc CLKID_XTAL>,
2017-11-16 17:01:15 +08:00
<&clkc CLKID_SAR_ADC>;
clock-names = "clkin", "core";
2017-06-15 23:33:47 +02:00
};
2017-10-07 18:29:39 +02:00
&sdio {
compatible = "amlogic,meson8b-sdio", "amlogic,meson-mx-sdio";
clocks = <&clkc CLKID_SDIO>, <&clkc CLKID_CLK81>;
clock-names = "core", "clkin";
};
2017-04-17 23:39:38 +02:00
&uart_AO {
2017-11-17 23:58:57 +01:00
compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_CLK81>;
clock-names = "baud", "xtal", "pclk";
2017-04-17 23:39:38 +02:00
};
2016-08-22 17:36:33 +02:00
2017-04-17 23:39:38 +02:00
&uart_A {
2017-11-17 23:58:57 +01:00
compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART0>;
clock-names = "baud", "xtal", "pclk";
2017-04-17 23:39:38 +02:00
};
2016-03-23 10:13:59 +01:00
2017-04-17 23:39:38 +02:00
&uart_B {
2017-11-17 23:58:57 +01:00
compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART1>;
clock-names = "baud", "xtal", "pclk";
2017-04-17 23:39:38 +02:00
};
2015-10-07 22:31:04 +02:00
2017-04-17 23:39:38 +02:00
&uart_C {
2017-11-17 23:58:57 +01:00
compatible = "amlogic,meson8b-uart", "amlogic,meson-uart";
clocks = <&clkc CLKID_CLK81>, <&clkc CLKID_XTAL>, <&clkc CLKID_UART2>;
clock-names = "baud", "xtal", "pclk";
2017-04-17 23:39:38 +02:00
};
2017-06-15 23:33:50 +02:00
&usb0 {
compatible = "amlogic,meson8b-usb", "snps,dwc2";
clocks = <&clkc CLKID_USB0_DDR_BRIDGE>;
clock-names = "otg";
};
&usb1 {
compatible = "amlogic,meson8b-usb", "snps,dwc2";
clocks = <&clkc CLKID_USB1_DDR_BRIDGE>;
clock-names = "otg";
};
&usb0_phy {
compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB0>;
clock-names = "usb_general", "usb";
resets = <&reset RESET_USB_OTG>;
};
&usb1_phy {
compatible = "amlogic,meson8b-usb2-phy", "amlogic,meson-mx-usb2-phy";
clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1>;
clock-names = "usb_general", "usb";
resets = <&reset RESET_USB_OTG>;
};
2017-07-12 00:22:22 +02:00
&wdt {
compatible = "amlogic,meson8b-wdt";
};