2019-06-04 11:11:33 +03:00
/* SPDX-License-Identifier: GPL-2.0-only */
2011-01-01 17:26:04 +03:00
/*
* omap4 - sar - layout . h : OMAP4 SAR RAM layout header file
*
* Copyright ( C ) 2011 Texas Instruments , Inc .
* Santosh Shilimkar < santosh . shilimkar @ ti . com >
*/
# ifndef OMAP_ARCH_OMAP4_SAR_LAYOUT_H
# define OMAP_ARCH_OMAP4_SAR_LAYOUT_H
/*
2012-05-09 19:08:35 +04:00
* SAR BANK offsets from base address OMAP44XX / 54 XX_SAR_RAM_BASE
2011-01-01 17:26:04 +03:00
*/
# define SAR_BANK1_OFFSET 0x0000
# define SAR_BANK2_OFFSET 0x1000
# define SAR_BANK3_OFFSET 0x2000
# define SAR_BANK4_OFFSET 0x3000
2010-06-16 20:49:48 +04:00
/* Scratch pad memory offsets from SAR_BANK1 */
2013-02-06 17:09:20 +04:00
# define SCU_OFFSET0 0xfe4
# define SCU_OFFSET1 0xfe8
# define OMAP_TYPE_OFFSET 0xfec
# define L2X0_SAVE_OFFSET0 0xff0
# define L2X0_SAVE_OFFSET1 0xff4
# define L2X0_AUXCTRL_OFFSET 0xff8
# define L2X0_PREFETCH_CTRL_OFFSET 0xffc
2010-06-16 20:49:48 +04:00
2018-02-09 20:43:38 +03:00
/* CPUx Wakeup Non-Secure Physical Address offsets in SAR_BANK1 */
2010-06-16 20:49:48 +04:00
# define CPU0_WAKEUP_NS_PA_ADDR_OFFSET 0xa04
# define CPU1_WAKEUP_NS_PA_ADDR_OFFSET 0xa08
2016-11-08 02:50:11 +03:00
# define OMAP5_CPU0_WAKEUP_NS_PA_ADDR_OFFSET 0xe00
# define OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET 0xe04
2010-06-16 20:49:48 +04:00
2010-06-16 21:59:31 +04:00
# define SAR_BACKUP_STATUS_OFFSET (SAR_BANK3_OFFSET + 0x500)
# define SAR_SECURE_RAM_SIZE_OFFSET (SAR_BANK3_OFFSET + 0x504)
# define SAR_SECRAM_SAVED_AT_OFFSET (SAR_BANK3_OFFSET + 0x508)
/* WakeUpGen save restore offset from OMAP44XX_SAR_RAM_BASE */
# define WAKEUPGENENB_OFFSET_CPU0 (SAR_BANK3_OFFSET + 0x684)
# define WAKEUPGENENB_SECURE_OFFSET_CPU0 (SAR_BANK3_OFFSET + 0x694)
# define WAKEUPGENENB_OFFSET_CPU1 (SAR_BANK3_OFFSET + 0x6a4)
# define WAKEUPGENENB_SECURE_OFFSET_CPU1 (SAR_BANK3_OFFSET + 0x6b4)
# define AUXCOREBOOT0_OFFSET (SAR_BANK3_OFFSET + 0x6c4)
# define AUXCOREBOOT1_OFFSET (SAR_BANK3_OFFSET + 0x6c8)
# define PTMSYNCREQ_MASK_OFFSET (SAR_BANK3_OFFSET + 0x6cc)
# define PTMSYNCREQ_EN_OFFSET (SAR_BANK3_OFFSET + 0x6d0)
# define SAR_BACKUP_STATUS_WAKEUPGEN 0x10
2012-05-09 19:08:35 +04:00
/* WakeUpGen save restore offset from OMAP54XX_SAR_RAM_BASE */
2013-02-06 16:51:53 +04:00
# define OMAP5_WAKEUPGENENB_OFFSET_CPU0 (SAR_BANK3_OFFSET + 0x9dc)
# define OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU0 (SAR_BANK3_OFFSET + 0x9f0)
# define OMAP5_WAKEUPGENENB_OFFSET_CPU1 (SAR_BANK3_OFFSET + 0xa04)
# define OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU1 (SAR_BANK3_OFFSET + 0xa18)
# define OMAP5_AUXCOREBOOT0_OFFSET (SAR_BANK3_OFFSET + 0xa2c)
# define OMAP5_AUXCOREBOOT1_OFFSET (SAR_BANK3_OFFSET + 0x930)
# define OMAP5_AMBA_IF_MODE_OFFSET (SAR_BANK3_OFFSET + 0xa34)
2012-05-09 19:08:35 +04:00
# define OMAP5_SAR_BACKUP_STATUS_OFFSET (SAR_BANK3_OFFSET + 0x800)
2011-01-01 17:26:04 +03:00
# endif