2005-04-16 15:20:36 -07:00
/*
2008-08-05 16:14:15 +01:00
* arch / arm / mach - ixp4xx / include / mach / io . h
2005-04-16 15:20:36 -07:00
*
* Author : Deepak Saxena < dsaxena @ plexity . net >
*
2005-07-06 23:06:05 +01:00
* Copyright ( C ) 2002 - 2005 MontaVista Software , Inc .
2005-04-16 15:20:36 -07:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*/
# ifndef __ASM_ARM_ARCH_IO_H
# define __ASM_ARM_ARCH_IO_H
2008-01-29 00:22:57 +01:00
# include <linux/bitops.h>
2008-08-05 16:14:15 +01:00
# include <mach/hardware.h>
2005-04-16 15:20:36 -07:00
IXP4xx: Fix IO_SPACE_LIMIT for 2.6.31-rc core PCI changes
2.6.31-rc kernels don't boot on my ixp4xx box (ds101), because the libata
driver doesn't find the PCI IDE controller any more. 2.6.30 was fine.
I traced this to a PCI update (1f82de10d6b1d845155363c895c552e61b36b51a)
in 2.6.30-git19. Diffing the kernel boot logs from 2.6.30-git18 and
2.6.30-git19 illustrates the breakage:
> --- dmesg-2.6.30-git18 2009-08-04 01:45:22.000000000 +0200
> +++ dmesg-2.6.30-git19 2009-08-04 01:45:46.000000000 +0200
> @@ -26,6 +26,13 @@
> pci 0000:00:02.2: PME# supported from D0 D1 D2 D3hot
> pci 0000:00:02.2: PME# disabled
> PCI: bus0: Fast back to back transfers disabled
> +pci 0000:00:01.0: BAR 0: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 1: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 2: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 3: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:02.0: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:02.1: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> bio: create slab <bio-0> at 0
> SCSI subsystem initialized
> NET: Registered protocol family 2
> @@ -44,11 +51,7 @@
> console [ttyS0] enabled
> serial8250.0: ttyS1 at MMIO 0xc8001000 (irq = 13) is a XScale
> Driver 'sd' needs updating - please use bus_type methods
> -PCI: enabling device 0000:00:01.0 (0140 -> 0141)
> -scsi0 : pata_artop
> -scsi1 : pata_artop
> -ata1: PATA max UDMA/100 cmd 0x1050 ctl 0x1060 bmdma 0x1040 irq 28
> -ata2: PATA max UDMA/100 cmd 0x1058 ctl 0x1064 bmdma 0x1048 irq 28
> +pata_artop 0000:00:01.0: no available native port
> Using configured DiskOnChip probe address 0x50000000
> DiskOnChip found at 0x50000000
> NAND device: Manufacturer ID: 0x98, Chip ID: 0x73 (Toshiba NAND 16MiB 3,3V 8-bit)
The specific change in 1f82de10d6b1d845155363c895c552e61b36b51a responsible
for this failure turned out to be the following:
> --- a/drivers/pci/probe.c
> +++ b/drivers/pci/probe.c
> @@ -193,7 +193,7 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
> res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
> if (type == pci_bar_io) {
> l &= PCI_BASE_ADDRESS_IO_MASK;
> - mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
> + mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
> } else {
> l &= PCI_BASE_ADDRESS_MEM_MASK;
> mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Every arch except arm's ixp4xx defines IO_SPACE_LIMIT as an all-bits-one
bitmask, typically -1UL but sometimes only a 16-bit 0x0000ffff. But ixp4xx
defines it as 0xffff0000, which is now causing the PCI failures.
Russell King noted that ixp4xx has 64KB PCI IO space, so IO_SPACE_LIMIT
should be 0x0000ffff. This patch makes that change, which fixes the PCI
failures on my ixp4xx box.
Signed-off-by: Mikael Pettersson <mikpe@it.uu.se>
Signed-off-by: Krzysztof Hałasa <khc@pm.waw.pl>
2009-08-09 21:21:57 +02:00
# define IO_SPACE_LIMIT 0x0000ffff
2005-04-16 15:20:36 -07:00
extern int ( * ixp4xx_pci_read ) ( u32 addr , u32 cmd , u32 * data ) ;
extern int ixp4xx_pci_write ( u32 addr , u32 cmd , u32 data ) ;
/*
* IXP4xx provides two methods of accessing PCI memory space :
*
2009-11-15 18:02:10 +01:00
* 1 ) A direct mapped window from 0x48000000 to 0x4BFFFFFF ( 64 MB ) .
2005-04-16 15:20:36 -07:00
* To access PCI via this space , we simply ioremap ( ) the BAR
* into the kernel and we can use the standard read [ bwl ] / write [ bwl ]
* macros . This is the preffered method due to speed but it
2009-11-15 18:02:10 +01:00
* limits the system to just 64 MB of PCI memory . This can be
* problematic if using video cards and other memory - heavy targets .
2005-04-16 15:20:36 -07:00
*
2009-11-15 18:02:10 +01:00
* 2 ) If > 64 MB of memory space is required , the IXP4xx can use indirect
* registers to access the whole 4 GB of PCI memory space ( as we do below
* for I / O transactions ) . This allows currently for up to 1 GB ( 0x10000000
* to 0x4FFFFFFF ) of memory on the bus . The disadvantage of this is that
* every PCI access requires three local register accesses plus a spinlock ,
* but in some cases the performance hit is acceptable . In addition , you
* cannot mmap ( ) PCI devices in this case .
2005-04-16 15:20:36 -07:00
*/
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
# define __mem_pci(a) (a)
# else
/*
* In the case of using indirect PCI , we simply return the actual PCI
* address and our read / write implementation use that to drive the
* access registers . If something outside of PCI is ioremap ' d , we
* fallback to the default .
*/
2009-11-15 01:25:06 +01:00
static inline int is_pci_memory ( u32 addr )
{
return ( addr > = PCIBIOS_MIN_MEM ) & & ( addr < = 0x4FFFFFFF ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __iomem * __indirect_ioremap ( unsigned long addr , size_t size ,
unsigned int mtype )
2005-04-16 15:20:36 -07:00
{
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) )
2007-05-05 20:59:27 +01:00
return __arm_ioremap ( addr , size , mtype ) ;
2005-04-16 15:20:36 -07:00
2007-11-25 02:12:39 +01:00
return ( void __iomem * ) addr ;
2005-04-16 15:20:36 -07:00
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_iounmap ( void __iomem * addr )
2005-04-16 15:20:36 -07:00
{
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( ( __force u32 ) addr ) )
2005-04-16 15:20:36 -07:00
__iounmap ( addr ) ;
}
2010-12-08 13:49:04 +00:00
# define __arch_ioremap __indirect_ioremap
# define __arch_iounmap __indirect_iounmap
2005-04-16 15:20:36 -07:00
2009-11-14 19:44:44 +01:00
# define writeb(v, p) __indirect_writeb(v, p)
# define writew(v, p) __indirect_writew(v, p)
# define writel(v, p) __indirect_writel(v, p)
2005-04-16 15:20:36 -07:00
2009-11-14 19:44:44 +01:00
# define writesb(p, v, l) __indirect_writesb(p, v, l)
# define writesw(p, v, l) __indirect_writesw(p, v, l)
# define writesl(p, v, l) __indirect_writesl(p, v, l)
2005-04-16 15:20:36 -07:00
2009-11-14 19:44:44 +01:00
# define readb(p) __indirect_readb(p)
# define readw(p) __indirect_readw(p)
# define readl(p) __indirect_readl(p)
# define readsb(p, v, l) __indirect_readsb(p, v, l)
# define readsw(p, v, l) __indirect_readsw(p, v, l)
# define readsl(p, v, l) __indirect_readsl(p, v, l)
static inline void __indirect_writeb ( u8 value , volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2005-11-02 11:55:12 +00:00
u32 addr = ( u32 ) p ;
2005-04-16 15:20:36 -07:00
u32 n , byte_enables , data ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) ) {
2005-04-16 15:20:36 -07:00
__raw_writeb ( value , addr ) ;
return ;
}
n = addr % 4 ;
byte_enables = ( 0xf & ~ BIT ( n ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
data = value < < ( 8 * n ) ;
ixp4xx_pci_write ( addr , byte_enables | NP_CMD_MEMWRITE , data ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_writesb ( volatile void __iomem * bus_addr ,
const u8 * vaddr , int count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
writeb ( * vaddr + + , bus_addr ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_writew ( u16 value , volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2005-11-02 11:55:12 +00:00
u32 addr = ( u32 ) p ;
2005-04-16 15:20:36 -07:00
u32 n , byte_enables , data ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) ) {
2005-04-16 15:20:36 -07:00
__raw_writew ( value , addr ) ;
return ;
}
n = addr % 4 ;
byte_enables = ( 0xf & ~ ( BIT ( n ) | BIT ( n + 1 ) ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
data = value < < ( 8 * n ) ;
ixp4xx_pci_write ( addr , byte_enables | NP_CMD_MEMWRITE , data ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_writesw ( volatile void __iomem * bus_addr ,
const u16 * vaddr , int count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
writew ( * vaddr + + , bus_addr ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_writel ( u32 value , volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2007-11-25 02:12:39 +01:00
u32 addr = ( __force u32 ) p ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) ) {
2007-11-25 02:12:39 +01:00
__raw_writel ( value , p ) ;
2005-04-16 15:20:36 -07:00
return ;
}
ixp4xx_pci_write ( addr , NP_CMD_MEMWRITE , value ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_writesl ( volatile void __iomem * bus_addr ,
const u32 * vaddr , int count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
writel ( * vaddr + + , bus_addr ) ;
}
2009-11-14 19:44:44 +01:00
static inline unsigned char __indirect_readb ( const volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2005-11-02 11:55:12 +00:00
u32 addr = ( u32 ) p ;
2005-04-16 15:20:36 -07:00
u32 n , byte_enables , data ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) )
2005-04-16 15:20:36 -07:00
return __raw_readb ( addr ) ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ BIT ( n ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
if ( ixp4xx_pci_read ( addr , byte_enables | NP_CMD_MEMREAD , & data ) )
return 0xff ;
return data > > ( 8 * n ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_readsb ( const volatile void __iomem * bus_addr ,
u8 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
* vaddr + + = readb ( bus_addr ) ;
}
2009-11-14 19:44:44 +01:00
static inline unsigned short __indirect_readw ( const volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2005-11-02 11:55:12 +00:00
u32 addr = ( u32 ) p ;
2005-04-16 15:20:36 -07:00
u32 n , byte_enables , data ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) )
2005-04-16 15:20:36 -07:00
return __raw_readw ( addr ) ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ ( BIT ( n ) | BIT ( n + 1 ) ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
if ( ixp4xx_pci_read ( addr , byte_enables | NP_CMD_MEMREAD , & data ) )
return 0xffff ;
return data > > ( 8 * n ) ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_readsw ( const volatile void __iomem * bus_addr ,
u16 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
* vaddr + + = readw ( bus_addr ) ;
}
2009-11-14 19:44:44 +01:00
static inline unsigned long __indirect_readl ( const volatile void __iomem * p )
2005-04-16 15:20:36 -07:00
{
2007-11-25 02:12:39 +01:00
u32 addr = ( __force u32 ) p ;
2005-04-16 15:20:36 -07:00
u32 data ;
2009-11-15 01:25:06 +01:00
if ( ! is_pci_memory ( addr ) )
2007-11-25 02:12:39 +01:00
return __raw_readl ( p ) ;
2005-04-16 15:20:36 -07:00
if ( ixp4xx_pci_read ( addr , NP_CMD_MEMREAD , & data ) )
return 0xffffffff ;
return data ;
}
2009-11-14 19:44:44 +01:00
static inline void __indirect_readsl ( const volatile void __iomem * bus_addr ,
u32 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
* vaddr + + = readl ( bus_addr ) ;
}
/*
* We can use the built - in functions b / c they end up calling writeb / readb
*/
# define memset_io(c,v,l) _memset_io((c),(v),(l))
# define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
# define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
2009-11-14 19:44:44 +01:00
# endif /* CONFIG_IXP4XX_INDIRECT_PCI */
2005-04-16 15:20:36 -07:00
2006-04-30 15:34:29 +01:00
# ifndef CONFIG_PCI
2008-11-30 11:45:54 +00:00
# define __io(v) __typesafe_io(v)
2006-04-30 15:34:29 +01:00
# else
2005-04-16 15:20:36 -07:00
/*
* IXP4xx does not have a transparent cpu - > PCI I / O translation
* window . Instead , it has a set of registers that must be tweaked
* with the proper byte lanes , command types , and address for the
* transaction . This means that we need to override the default
* I / O functions .
*/
2009-11-14 22:55:42 +01:00
static inline void outb ( u8 value , u32 addr )
2005-04-16 15:20:36 -07:00
{
u32 n , byte_enables , data ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ BIT ( n ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
data = value < < ( 8 * n ) ;
ixp4xx_pci_write ( addr , byte_enables | NP_CMD_IOWRITE , data ) ;
}
2009-11-14 22:55:42 +01:00
static inline void outsb ( u32 io_addr , const u8 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
outb ( * vaddr + + , io_addr ) ;
}
2009-11-14 22:55:42 +01:00
static inline void outw ( u16 value , u32 addr )
2005-04-16 15:20:36 -07:00
{
u32 n , byte_enables , data ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ ( BIT ( n ) | BIT ( n + 1 ) ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
data = value < < ( 8 * n ) ;
ixp4xx_pci_write ( addr , byte_enables | NP_CMD_IOWRITE , data ) ;
}
2009-11-14 22:55:42 +01:00
static inline void outsw ( u32 io_addr , const u16 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
outw ( cpu_to_le16 ( * vaddr + + ) , io_addr ) ;
}
2009-11-14 22:55:42 +01:00
static inline void outl ( u32 value , u32 addr )
2005-04-16 15:20:36 -07:00
{
ixp4xx_pci_write ( addr , NP_CMD_IOWRITE , value ) ;
}
2009-11-14 22:55:42 +01:00
static inline void outsl ( u32 io_addr , const u32 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
2009-11-11 00:21:48 +01:00
outl ( cpu_to_le32 ( * vaddr + + ) , io_addr ) ;
2005-04-16 15:20:36 -07:00
}
2009-11-14 22:55:42 +01:00
static inline u8 inb ( u32 addr )
2005-04-16 15:20:36 -07:00
{
u32 n , byte_enables , data ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ BIT ( n ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
if ( ixp4xx_pci_read ( addr , byte_enables | NP_CMD_IOREAD , & data ) )
return 0xff ;
return data > > ( 8 * n ) ;
}
2009-11-14 22:55:42 +01:00
static inline void insb ( u32 io_addr , u8 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
* vaddr + + = inb ( io_addr ) ;
}
2009-11-14 22:55:42 +01:00
static inline u16 inw ( u32 addr )
2005-04-16 15:20:36 -07:00
{
u32 n , byte_enables , data ;
n = addr % 4 ;
byte_enables = ( 0xf & ~ ( BIT ( n ) | BIT ( n + 1 ) ) ) < < IXP4XX_PCI_NP_CBE_BESL ;
if ( ixp4xx_pci_read ( addr , byte_enables | NP_CMD_IOREAD , & data ) )
return 0xffff ;
return data > > ( 8 * n ) ;
}
2009-11-14 22:55:42 +01:00
static inline void insw ( u32 io_addr , u16 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
* vaddr + + = le16_to_cpu ( inw ( io_addr ) ) ;
}
2009-11-14 22:55:42 +01:00
static inline u32 inl ( u32 addr )
2005-04-16 15:20:36 -07:00
{
u32 data ;
if ( ixp4xx_pci_read ( addr , NP_CMD_IOREAD , & data ) )
return 0xffffffff ;
return data ;
}
2009-11-14 22:55:42 +01:00
static inline void insl ( u32 io_addr , u32 * vaddr , u32 count )
2005-04-16 15:20:36 -07:00
{
while ( count - - )
2009-11-11 00:21:48 +01:00
* vaddr + + = le32_to_cpu ( inl ( io_addr ) ) ;
2005-04-16 15:20:36 -07:00
}
2005-08-31 21:45:14 +01:00
# define PIO_OFFSET 0x10000UL
# define PIO_MASK 0x0ffffUL
# define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
( ( unsigned long ) p < = ( PIO_MASK + PIO_OFFSET ) ) )
2009-11-11 00:21:48 +01:00
2009-11-14 22:55:42 +01:00
# define ioread8(p) ioread8(p)
static inline unsigned int ioread8 ( const void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
return ( unsigned int ) inb ( port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2010-01-10 13:55:11 +01:00
return ( unsigned int ) __raw_readb ( addr ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
return ( unsigned int ) __indirect_readb ( addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define ioread8_rep(p, v, c) ioread8_rep(p, v, c)
static inline void ioread8_rep ( const void __iomem * addr , void * vaddr , u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
insb ( port & PIO_MASK , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_readsb ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_readsb ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define ioread16(p) ioread16(p)
static inline unsigned int ioread16 ( const void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
return ( unsigned int ) inw ( port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2010-01-10 13:55:11 +01:00
return le16_to_cpu ( ( __force __le16 ) __raw_readw ( addr ) ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
return ( unsigned int ) __indirect_readw ( addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define ioread16_rep(p, v, c) ioread16_rep(p, v, c)
static inline void ioread16_rep ( const void __iomem * addr , void * vaddr ,
u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
insw ( port & PIO_MASK , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_readsw ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_readsw ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define ioread32(p) ioread32(p)
static inline unsigned int ioread32 ( const void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
return ( unsigned int ) inl ( port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else {
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2007-11-25 02:12:39 +01:00
return le32_to_cpu ( ( __force __le32 ) __raw_readl ( addr ) ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
return ( unsigned int ) __indirect_readl ( addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
}
2009-11-14 22:55:42 +01:00
# define ioread32_rep(p, v, c) ioread32_rep(p, v, c)
static inline void ioread32_rep ( const void __iomem * addr , void * vaddr ,
u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
insl ( port & PIO_MASK , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_readsl ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_readsl ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite8(v, p) iowrite8(v, p)
static inline void iowrite8 ( u8 value , void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outb ( value , port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2010-01-10 13:55:11 +01:00
__raw_writeb ( value , addr ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writeb ( value , addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite8_rep(p, v, c) iowrite8_rep(p, v, c)
static inline void iowrite8_rep ( void __iomem * addr , const void * vaddr ,
u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outsb ( port & PIO_MASK , vaddr , count ) ;
2005-08-31 21:45:14 +01:00
else
2005-07-06 23:06:05 +01:00
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_writesb ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writesb ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite16(v, p) iowrite16(v, p)
static inline void iowrite16 ( u16 value , void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outw ( value , port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_writew ( cpu_to_le16 ( value ) , addr ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writew ( value , addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite16_rep(p, v, c) iowrite16_rep(p, v, c)
static inline void iowrite16_rep ( void __iomem * addr , const void * vaddr ,
u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outsw ( port & PIO_MASK , vaddr , count ) ;
2005-08-31 21:45:14 +01:00
else
2005-07-06 23:06:05 +01:00
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_writesw ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writesw ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite32(v, p) iowrite32(v, p)
static inline void iowrite32 ( u32 value , void __iomem * addr )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outl ( value , port & PIO_MASK ) ;
2005-07-06 23:06:05 +01:00
else
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2007-11-25 02:12:39 +01:00
__raw_writel ( ( u32 __force ) cpu_to_le32 ( value ) , addr ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writel ( value , addr ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2009-11-14 22:55:42 +01:00
# define iowrite32_rep(p, v, c) iowrite32_rep(p, v, c)
static inline void iowrite32_rep ( void __iomem * addr , const void * vaddr ,
u32 count )
2005-07-06 23:06:05 +01:00
{
2005-08-31 21:45:14 +01:00
unsigned long port = ( unsigned long __force ) addr ;
2005-07-06 23:06:05 +01:00
if ( __is_io_address ( port ) )
2009-11-14 22:55:42 +01:00
outsl ( port & PIO_MASK , vaddr , count ) ;
2005-08-31 21:45:14 +01:00
else
2005-07-06 23:06:05 +01:00
# ifndef CONFIG_IXP4XX_INDIRECT_PCI
2005-08-31 21:45:14 +01:00
__raw_writesl ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# else
2009-11-14 19:44:44 +01:00
__indirect_writesl ( addr , vaddr , count ) ;
2005-07-06 23:06:05 +01:00
# endif
}
2005-08-31 21:45:14 +01:00
# define ioport_map(port, nr) ((void __iomem*)(port + PIO_OFFSET))
2005-07-06 23:06:05 +01:00
# define ioport_unmap(addr)
2009-11-14 22:55:42 +01:00
# endif /* CONFIG_PCI */
2005-04-16 15:20:36 -07:00
2009-11-14 22:55:42 +01:00
# endif /* __ASM_ARM_ARCH_IO_H */