2014-07-09 19:07:32 +04:00
/*
* Support for SDHCI on STMicroelectronics SoCs
*
* Copyright ( C ) 2014 STMicroelectronics Ltd
* Author : Giuseppe Cavallaro < peppe . cavallaro @ st . com >
* Contributors : Peter Griffin < peter . griffin @ linaro . org >
*
* Based on sdhci - cns3xxx . c
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
*/
# include <linux/io.h>
# include <linux/of.h>
# include <linux/module.h>
# include <linux/err.h>
# include <linux/mmc/host.h>
# include "sdhci-pltfm.h"
2015-04-10 12:40:23 +03:00
/* MMCSS glue logic to setup the HC on some ST SoCs (e.g. STiH407 family) */
# define ST_MMC_CCONFIG_REG_1 0x400
# define ST_MMC_CCONFIG_TIMEOUT_CLK_UNIT BIT(24)
# define ST_MMC_CCONFIG_TIMEOUT_CLK_FREQ BIT(12)
# define ST_MMC_CCONFIG_TUNING_COUNT_DEFAULT BIT(8)
# define ST_MMC_CCONFIG_ASYNC_WAKEUP BIT(0)
# define ST_MMC_CCONFIG_1_DEFAULT \
( ( ST_MMC_CCONFIG_TIMEOUT_CLK_UNIT ) | \
( ST_MMC_CCONFIG_TIMEOUT_CLK_FREQ ) | \
( ST_MMC_CCONFIG_TUNING_COUNT_DEFAULT ) )
# define ST_MMC_CCONFIG_REG_2 0x404
# define ST_MMC_CCONFIG_HIGH_SPEED BIT(28)
# define ST_MMC_CCONFIG_ADMA2 BIT(24)
# define ST_MMC_CCONFIG_8BIT BIT(20)
# define ST_MMC_CCONFIG_MAX_BLK_LEN 16
# define MAX_BLK_LEN_1024 1
# define MAX_BLK_LEN_2048 2
# define BASE_CLK_FREQ_200 0xc8
# define BASE_CLK_FREQ_100 0x64
# define BASE_CLK_FREQ_50 0x32
# define ST_MMC_CCONFIG_2_DEFAULT \
( ST_MMC_CCONFIG_HIGH_SPEED | ST_MMC_CCONFIG_ADMA2 | \
ST_MMC_CCONFIG_8BIT | \
( MAX_BLK_LEN_1024 < < ST_MMC_CCONFIG_MAX_BLK_LEN ) )
# define ST_MMC_CCONFIG_REG_3 0x408
# define ST_MMC_CCONFIG_EMMC_SLOT_TYPE BIT(28)
# define ST_MMC_CCONFIG_64BIT BIT(24)
# define ST_MMC_CCONFIG_ASYNCH_INTR_SUPPORT BIT(20)
# define ST_MMC_CCONFIG_1P8_VOLT BIT(16)
# define ST_MMC_CCONFIG_3P0_VOLT BIT(12)
# define ST_MMC_CCONFIG_3P3_VOLT BIT(8)
# define ST_MMC_CCONFIG_SUSP_RES_SUPPORT BIT(4)
# define ST_MMC_CCONFIG_SDMA BIT(0)
# define ST_MMC_CCONFIG_3_DEFAULT \
( ST_MMC_CCONFIG_ASYNCH_INTR_SUPPORT | \
ST_MMC_CCONFIG_3P3_VOLT | \
ST_MMC_CCONFIG_SUSP_RES_SUPPORT | \
ST_MMC_CCONFIG_SDMA )
# define ST_MMC_CCONFIG_REG_4 0x40c
# define ST_MMC_CCONFIG_D_DRIVER BIT(20)
# define ST_MMC_CCONFIG_C_DRIVER BIT(16)
# define ST_MMC_CCONFIG_A_DRIVER BIT(12)
# define ST_MMC_CCONFIG_DDR50 BIT(8)
# define ST_MMC_CCONFIG_SDR104 BIT(4)
# define ST_MMC_CCONFIG_SDR50 BIT(0)
# define ST_MMC_CCONFIG_4_DEFAULT 0
# define ST_MMC_CCONFIG_REG_5 0x410
# define ST_MMC_CCONFIG_TUNING_FOR_SDR50 BIT(8)
# define RETUNING_TIMER_CNT_MAX 0xf
# define ST_MMC_CCONFIG_5_DEFAULT 0
/* I/O configuration for Arasan IP */
# define ST_MMC_GP_OUTPUT 0x450
# define ST_MMC_GP_OUTPUT_CD BIT(12)
# define ST_MMC_STATUS_R 0x460
# define ST_TOP_MMC_DLY_FIX_OFF(x) (x - 0x8)
/* TOP config registers to manage static and dynamic delay */
# define ST_TOP_MMC_TX_CLK_DLY ST_TOP_MMC_DLY_FIX_OFF(0x8)
# define ST_TOP_MMC_RX_CLK_DLY ST_TOP_MMC_DLY_FIX_OFF(0xc)
/* MMC delay control register */
# define ST_TOP_MMC_DLY_CTRL ST_TOP_MMC_DLY_FIX_OFF(0x18)
# define ST_TOP_MMC_DLY_CTRL_DLL_BYPASS_CMD BIT(0)
# define ST_TOP_MMC_DLY_CTRL_DLL_BYPASS_PH_SEL BIT(1)
# define ST_TOP_MMC_DLY_CTRL_TX_DLL_ENABLE BIT(8)
# define ST_TOP_MMC_DLY_CTRL_RX_DLL_ENABLE BIT(9)
# define ST_TOP_MMC_DLY_CTRL_ATUNE_NOT_CFG_DLY BIT(10)
# define ST_TOP_MMC_START_DLL_LOCK BIT(11)
/* register to provide the phase-shift value for DLL */
# define ST_TOP_MMC_TX_DLL_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x1c)
# define ST_TOP_MMC_RX_DLL_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x20)
# define ST_TOP_MMC_RX_CMD_STEP_DLY ST_TOP_MMC_DLY_FIX_OFF(0x24)
/* phase shift delay on the tx clk 2.188ns */
# define ST_TOP_MMC_TX_DLL_STEP_DLY_VALID 0x6
# define ST_TOP_MMC_DLY_MAX 0xf
# define ST_TOP_MMC_DYN_DLY_CONF \
( ST_TOP_MMC_DLY_CTRL_TX_DLL_ENABLE | \
ST_TOP_MMC_DLY_CTRL_ATUNE_NOT_CFG_DLY | \
ST_TOP_MMC_START_DLL_LOCK )
2014-07-09 19:07:32 +04:00
static u32 sdhci_st_readl ( struct sdhci_host * host , int reg )
{
u32 ret ;
switch ( reg ) {
case SDHCI_CAPABILITIES :
ret = readl_relaxed ( host - > ioaddr + reg ) ;
/* Support 3.3V and 1.8V */
ret & = ~ SDHCI_CAN_VDD_300 ;
break ;
default :
ret = readl_relaxed ( host - > ioaddr + reg ) ;
}
return ret ;
}
static const struct sdhci_ops sdhci_st_ops = {
. get_max_clock = sdhci_pltfm_clk_get_max_clock ,
. set_clock = sdhci_set_clock ,
. set_bus_width = sdhci_set_bus_width ,
. read_l = sdhci_st_readl ,
. reset = sdhci_reset ,
} ;
static const struct sdhci_pltfm_data sdhci_st_pdata = {
. ops = & sdhci_st_ops ,
. quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC |
SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN ,
} ;
static int sdhci_st_probe ( struct platform_device * pdev )
{
struct sdhci_host * host ;
struct sdhci_pltfm_host * pltfm_host ;
struct clk * clk ;
int ret = 0 ;
u16 host_version ;
clk = devm_clk_get ( & pdev - > dev , " mmc " ) ;
if ( IS_ERR ( clk ) ) {
dev_err ( & pdev - > dev , " Peripheral clk not found \n " ) ;
return PTR_ERR ( clk ) ;
}
host = sdhci_pltfm_init ( pdev , & sdhci_st_pdata , 0 ) ;
if ( IS_ERR ( host ) ) {
dev_err ( & pdev - > dev , " Failed sdhci_pltfm_init \n " ) ;
return PTR_ERR ( host ) ;
}
ret = mmc_of_parse ( host - > mmc ) ;
if ( ret ) {
dev_err ( & pdev - > dev , " Failed mmc_of_parse \n " ) ;
2014-12-18 12:41:43 +03:00
goto err_of ;
2014-07-09 19:07:32 +04:00
}
clk_prepare_enable ( clk ) ;
pltfm_host = sdhci_priv ( host ) ;
pltfm_host - > clk = clk ;
ret = sdhci_add_host ( host ) ;
if ( ret ) {
dev_err ( & pdev - > dev , " Failed sdhci_add_host \n " ) ;
goto err_out ;
}
platform_set_drvdata ( pdev , host ) ;
host_version = readw_relaxed ( ( host - > ioaddr + SDHCI_HOST_VERSION ) ) ;
dev_info ( & pdev - > dev , " SDHCI ST Initialised: Host Version: 0x%x Vendor Version 0x%x \n " ,
( ( host_version & SDHCI_SPEC_VER_MASK ) > > SDHCI_SPEC_VER_SHIFT ) ,
( ( host_version & SDHCI_VENDOR_VER_MASK ) > >
SDHCI_VENDOR_VER_SHIFT ) ) ;
return 0 ;
err_out :
clk_disable_unprepare ( clk ) ;
2014-12-18 12:41:43 +03:00
err_of :
2014-07-09 19:07:32 +04:00
sdhci_pltfm_free ( pdev ) ;
return ret ;
}
# ifdef CONFIG_PM_SLEEP
static int sdhci_st_suspend ( struct device * dev )
{
struct sdhci_host * host = dev_get_drvdata ( dev ) ;
struct sdhci_pltfm_host * pltfm_host = sdhci_priv ( host ) ;
int ret = sdhci_suspend_host ( host ) ;
if ( ret )
goto out ;
clk_disable_unprepare ( pltfm_host - > clk ) ;
out :
return ret ;
}
static int sdhci_st_resume ( struct device * dev )
{
struct sdhci_host * host = dev_get_drvdata ( dev ) ;
struct sdhci_pltfm_host * pltfm_host = sdhci_priv ( host ) ;
clk_prepare_enable ( pltfm_host - > clk ) ;
return sdhci_resume_host ( host ) ;
}
# endif
static SIMPLE_DEV_PM_OPS ( sdhci_st_pmops , sdhci_st_suspend , sdhci_st_resume ) ;
static const struct of_device_id st_sdhci_match [ ] = {
{ . compatible = " st,sdhci " } ,
{ } ,
} ;
MODULE_DEVICE_TABLE ( of , st_sdhci_match ) ;
static struct platform_driver sdhci_st_driver = {
. probe = sdhci_st_probe ,
2015-02-27 10:47:31 +03:00
. remove = sdhci_pltfm_unregister ,
2014-07-09 19:07:32 +04:00
. driver = {
. name = " sdhci-st " ,
. pm = & sdhci_st_pmops ,
. of_match_table = of_match_ptr ( st_sdhci_match ) ,
} ,
} ;
module_platform_driver ( sdhci_st_driver ) ;
MODULE_DESCRIPTION ( " SDHCI driver for STMicroelectronics SoCs " ) ;
MODULE_AUTHOR ( " Giuseppe Cavallaro <peppe.cavallaro@st.com> " ) ;
MODULE_LICENSE ( " GPL v2 " ) ;
MODULE_ALIAS ( " platform:st-sdhci " ) ;