2017-03-03 18:37:23 -05:00
/*
* Copyright 2016 Advanced Micro Devices , Inc .
*
* Permission is hereby granted , free of charge , to any person obtaining a
* copy of this software and associated documentation files ( the " Software " ) ,
* to deal in the Software without restriction , including without limitation
* the rights to use , copy , modify , merge , publish , distribute , sublicense ,
* and / or sell copies of the Software , and to permit persons to whom the
* Software is furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED " AS IS " , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE COPYRIGHT HOLDER ( S ) OR AUTHOR ( S ) BE LIABLE FOR ANY CLAIM , DAMAGES OR
* OTHER LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE ,
* ARISING FROM , OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
* OTHER DEALINGS IN THE SOFTWARE .
*
* Author : Huang Rui
*
*/
# include <linux/firmware.h>
2017-04-24 13:50:21 +09:00
# include <drm/drmP.h>
2017-03-03 18:37:23 -05:00
# include "amdgpu.h"
# include "amdgpu_psp.h"
# include "amdgpu_ucode.h"
# include "soc15_common.h"
# include "psp_v3_1.h"
2017-11-24 12:31:36 +08:00
# include "soc15ip.h"
2017-11-15 18:39:21 +08:00
# include "mp/mp_9_0_offset.h"
# include "mp/mp_9_0_sh_mask.h"
2017-11-24 10:29:00 +08:00
# include "gc/gc_9_0_offset.h"
2017-11-15 16:01:30 +08:00
# include "sdma0/sdma0_4_0_offset.h"
2017-11-23 14:54:48 +08:00
# include "nbio/nbio_6_1_offset.h"
2017-03-03 18:37:23 -05:00
MODULE_FIRMWARE ( " amdgpu/vega10_sos.bin " ) ;
MODULE_FIRMWARE ( " amdgpu/vega10_asd.bin " ) ;
# define smnMP1_FIRMWARE_FLAGS 0x3010028
static int
psp_v3_1_get_fw_type ( struct amdgpu_firmware_info * ucode , enum psp_gfx_fw_type * type )
{
switch ( ucode - > ucode_id ) {
case AMDGPU_UCODE_ID_SDMA0 :
* type = GFX_FW_TYPE_SDMA0 ;
break ;
case AMDGPU_UCODE_ID_SDMA1 :
* type = GFX_FW_TYPE_SDMA1 ;
break ;
case AMDGPU_UCODE_ID_CP_CE :
* type = GFX_FW_TYPE_CP_CE ;
break ;
case AMDGPU_UCODE_ID_CP_PFP :
* type = GFX_FW_TYPE_CP_PFP ;
break ;
case AMDGPU_UCODE_ID_CP_ME :
* type = GFX_FW_TYPE_CP_ME ;
break ;
case AMDGPU_UCODE_ID_CP_MEC1 :
* type = GFX_FW_TYPE_CP_MEC ;
break ;
case AMDGPU_UCODE_ID_CP_MEC1_JT :
* type = GFX_FW_TYPE_CP_MEC_ME1 ;
break ;
case AMDGPU_UCODE_ID_CP_MEC2 :
* type = GFX_FW_TYPE_CP_MEC ;
break ;
case AMDGPU_UCODE_ID_CP_MEC2_JT :
* type = GFX_FW_TYPE_CP_MEC_ME2 ;
break ;
case AMDGPU_UCODE_ID_RLC_G :
* type = GFX_FW_TYPE_RLC_G ;
break ;
case AMDGPU_UCODE_ID_SMC :
* type = GFX_FW_TYPE_SMU ;
break ;
case AMDGPU_UCODE_ID_UVD :
* type = GFX_FW_TYPE_UVD ;
break ;
case AMDGPU_UCODE_ID_VCE :
* type = GFX_FW_TYPE_VCE ;
break ;
case AMDGPU_UCODE_ID_MAXIMUM :
default :
return - EINVAL ;
}
return 0 ;
}
int psp_v3_1_init_microcode ( struct psp_context * psp )
{
struct amdgpu_device * adev = psp - > adev ;
const char * chip_name ;
char fw_name [ 30 ] ;
int err = 0 ;
const struct psp_firmware_header_v1_0 * hdr ;
DRM_DEBUG ( " \n " ) ;
switch ( adev - > asic_type ) {
case CHIP_VEGA10 :
chip_name = " vega10 " ;
break ;
default : BUG ( ) ;
}
snprintf ( fw_name , sizeof ( fw_name ) , " amdgpu/%s_sos.bin " , chip_name ) ;
err = request_firmware ( & adev - > psp . sos_fw , fw_name , adev - > dev ) ;
if ( err )
goto out ;
err = amdgpu_ucode_validate ( adev - > psp . sos_fw ) ;
if ( err )
goto out ;
hdr = ( const struct psp_firmware_header_v1_0 * ) adev - > psp . sos_fw - > data ;
adev - > psp . sos_fw_version = le32_to_cpu ( hdr - > header . ucode_version ) ;
adev - > psp . sos_feature_version = le32_to_cpu ( hdr - > ucode_feature_version ) ;
adev - > psp . sos_bin_size = le32_to_cpu ( hdr - > sos_size_bytes ) ;
adev - > psp . sys_bin_size = le32_to_cpu ( hdr - > header . ucode_size_bytes ) -
le32_to_cpu ( hdr - > sos_size_bytes ) ;
adev - > psp . sys_start_addr = ( uint8_t * ) hdr +
le32_to_cpu ( hdr - > header . ucode_array_offset_bytes ) ;
adev - > psp . sos_start_addr = ( uint8_t * ) adev - > psp . sys_start_addr +
le32_to_cpu ( hdr - > sos_offset_bytes ) ;
snprintf ( fw_name , sizeof ( fw_name ) , " amdgpu/%s_asd.bin " , chip_name ) ;
err = request_firmware ( & adev - > psp . asd_fw , fw_name , adev - > dev ) ;
if ( err )
goto out ;
err = amdgpu_ucode_validate ( adev - > psp . asd_fw ) ;
if ( err )
goto out ;
hdr = ( const struct psp_firmware_header_v1_0 * ) adev - > psp . asd_fw - > data ;
adev - > psp . asd_fw_version = le32_to_cpu ( hdr - > header . ucode_version ) ;
adev - > psp . asd_feature_version = le32_to_cpu ( hdr - > ucode_feature_version ) ;
adev - > psp . asd_ucode_size = le32_to_cpu ( hdr - > header . ucode_size_bytes ) ;
adev - > psp . asd_start_addr = ( uint8_t * ) hdr +
le32_to_cpu ( hdr - > header . ucode_array_offset_bytes ) ;
return 0 ;
out :
if ( err ) {
dev_err ( adev - > dev ,
" psp v3.1: Failed to load firmware \" %s \" \n " ,
fw_name ) ;
release_firmware ( adev - > psp . sos_fw ) ;
adev - > psp . sos_fw = NULL ;
release_firmware ( adev - > psp . asd_fw ) ;
adev - > psp . asd_fw = NULL ;
}
return err ;
}
int psp_v3_1_bootloader_load_sysdrv ( struct psp_context * psp )
{
int ret ;
uint32_t psp_gfxdrv_command_reg = 0 ;
struct amdgpu_device * adev = psp - > adev ;
2017-03-22 10:16:05 +08:00
uint32_t sol_reg ;
2017-03-28 19:48:10 +08:00
/* Check sOS sign of life register to confirm sys driver and sOS
* are already been loaded .
*/
2017-06-12 13:45:30 -04:00
sol_reg = RREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_81 ) ;
2017-03-28 19:48:10 +08:00
if ( sol_reg )
return 0 ;
2017-03-03 18:37:23 -05:00
/* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_35 ) ,
0x80000000 , 0x80000000 , false ) ;
if ( ret )
return ret ;
2017-03-22 10:16:05 +08:00
memset ( psp - > fw_pri_buf , 0 , PSP_1_MEG ) ;
2017-03-03 18:37:23 -05:00
/* Copy PSP System Driver binary to memory */
2017-03-22 10:16:05 +08:00
memcpy ( psp - > fw_pri_buf , psp - > sys_start_addr , psp - > sys_bin_size ) ;
2017-03-03 18:37:23 -05:00
/* Provide the sys driver to bootrom */
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_36 ,
2017-03-22 10:16:05 +08:00
( uint32_t ) ( psp - > fw_pri_mc_addr > > 20 ) ) ;
2017-03-03 18:37:23 -05:00
psp_gfxdrv_command_reg = 1 < < 16 ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_35 ,
2017-03-03 18:37:23 -05:00
psp_gfxdrv_command_reg ) ;
/* there might be handshake issue with hardware which needs delay */
mdelay ( 20 ) ;
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_35 ) ,
0x80000000 , 0x80000000 , false ) ;
return ret ;
}
int psp_v3_1_bootloader_load_sos ( struct psp_context * psp )
{
int ret ;
unsigned int psp_gfxdrv_command_reg = 0 ;
struct amdgpu_device * adev = psp - > adev ;
2017-03-22 10:16:05 +08:00
uint32_t sol_reg ;
2017-03-28 19:48:10 +08:00
/* Check sOS sign of life register to confirm sys driver and sOS
* are already been loaded .
*/
2017-06-12 13:45:30 -04:00
sol_reg = RREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_81 ) ;
2017-03-28 19:48:10 +08:00
if ( sol_reg )
return 0 ;
2017-03-03 18:37:23 -05:00
/* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_35 ) ,
0x80000000 , 0x80000000 , false ) ;
if ( ret )
return ret ;
2017-03-22 10:16:05 +08:00
memset ( psp - > fw_pri_buf , 0 , PSP_1_MEG ) ;
2017-03-03 18:37:23 -05:00
/* Copy Secure OS binary to PSP memory */
2017-03-22 10:16:05 +08:00
memcpy ( psp - > fw_pri_buf , psp - > sos_start_addr , psp - > sos_bin_size ) ;
2017-03-03 18:37:23 -05:00
/* Provide the PSP secure OS to bootrom */
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_36 ,
2017-03-22 10:16:05 +08:00
( uint32_t ) ( psp - > fw_pri_mc_addr > > 20 ) ) ;
2017-03-03 18:37:23 -05:00
psp_gfxdrv_command_reg = 2 < < 16 ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_35 ,
2017-03-03 18:37:23 -05:00
psp_gfxdrv_command_reg ) ;
/* there might be handshake issue with hardware which needs delay */
mdelay ( 20 ) ;
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_81 ) ,
2017-06-12 13:45:30 -04:00
RREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_81 ) ,
2017-03-03 18:37:23 -05:00
0 , true ) ;
return ret ;
}
int psp_v3_1_prep_cmd_buf ( struct amdgpu_firmware_info * ucode , struct psp_gfx_cmd_resp * cmd )
{
int ret ;
uint64_t fw_mem_mc_addr = ucode - > mc_addr ;
memset ( cmd , 0 , sizeof ( struct psp_gfx_cmd_resp ) ) ;
cmd - > cmd_id = GFX_CMD_ID_LOAD_IP_FW ;
2017-06-22 18:26:33 -04:00
cmd - > cmd . cmd_load_ip_fw . fw_phy_addr_lo = lower_32_bits ( fw_mem_mc_addr ) ;
cmd - > cmd . cmd_load_ip_fw . fw_phy_addr_hi = upper_32_bits ( fw_mem_mc_addr ) ;
2017-03-03 18:37:23 -05:00
cmd - > cmd . cmd_load_ip_fw . fw_size = ucode - > ucode_size ;
ret = psp_v3_1_get_fw_type ( ucode , & cmd - > cmd . cmd_load_ip_fw . fw_type ) ;
if ( ret )
DRM_ERROR ( " Unknown firmware type \n " ) ;
return ret ;
}
int psp_v3_1_ring_init ( struct psp_context * psp , enum psp_ring_type ring_type )
{
int ret = 0 ;
struct psp_ring * ring ;
struct amdgpu_device * adev = psp - > adev ;
ring = & psp - > km_ring ;
ring - > ring_type = ring_type ;
/* allocate 4k Page of Local Frame Buffer memory for ring */
ring - > ring_size = 0x1000 ;
ret = amdgpu_bo_create_kernel ( adev , ring - > ring_size , PAGE_SIZE ,
AMDGPU_GEM_DOMAIN_VRAM ,
& adev - > firmware . rbuf ,
& ring - > ring_mem_mc_addr ,
( void * * ) & ring - > ring_mem ) ;
if ( ret ) {
ring - > ring_size = 0 ;
return ret ;
}
2017-03-21 18:36:57 +08:00
return 0 ;
}
int psp_v3_1_ring_create ( struct psp_context * psp , enum psp_ring_type ring_type )
{
int ret = 0 ;
unsigned int psp_ring_reg = 0 ;
struct psp_ring * ring = & psp - > km_ring ;
struct amdgpu_device * adev = psp - > adev ;
2017-03-03 18:37:23 -05:00
/* Write low address of the ring to C2PMSG_69 */
psp_ring_reg = lower_32_bits ( ring - > ring_mem_mc_addr ) ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_69 , psp_ring_reg ) ;
2017-03-03 18:37:23 -05:00
/* Write high address of the ring to C2PMSG_70 */
psp_ring_reg = upper_32_bits ( ring - > ring_mem_mc_addr ) ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_70 , psp_ring_reg ) ;
2017-03-03 18:37:23 -05:00
/* Write size of ring to C2PMSG_71 */
psp_ring_reg = ring - > ring_size ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_71 , psp_ring_reg ) ;
2017-03-03 18:37:23 -05:00
/* Write the ring initialization command to C2PMSG_64 */
psp_ring_reg = ring_type ;
psp_ring_reg = psp_ring_reg < < 16 ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_64 , psp_ring_reg ) ;
2017-03-03 18:37:23 -05:00
/* there might be handshake issue with hardware which needs delay */
mdelay ( 20 ) ;
/* Wait for response flag (bit 31) in C2PMSG_64 */
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_64 ) ,
0x80000000 , 0x8000FFFF , false ) ;
return ret ;
}
2017-09-08 13:04:52 +08:00
int psp_v3_1_ring_stop ( struct psp_context * psp , enum psp_ring_type ring_type )
2017-04-17 08:50:18 -04:00
{
int ret = 0 ;
struct psp_ring * ring ;
unsigned int psp_ring_reg = 0 ;
struct amdgpu_device * adev = psp - > adev ;
ring = & psp - > km_ring ;
/* Write the ring destroy command to C2PMSG_64 */
psp_ring_reg = 3 < < 16 ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_64 , psp_ring_reg ) ;
2017-04-17 08:50:18 -04:00
/* there might be handshake issue with hardware which needs delay */
mdelay ( 20 ) ;
/* Wait for response flag (bit 31) in C2PMSG_64 */
ret = psp_wait_for ( psp , SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_64 ) ,
0x80000000 , 0x80000000 , false ) ;
2017-09-08 13:04:52 +08:00
return ret ;
}
int psp_v3_1_ring_destroy ( struct psp_context * psp , enum psp_ring_type ring_type )
{
int ret = 0 ;
struct psp_ring * ring = & psp - > km_ring ;
struct amdgpu_device * adev = psp - > adev ;
ret = psp_v3_1_ring_stop ( psp , ring_type ) ;
if ( ret )
DRM_ERROR ( " Fail to stop psp ring \n " ) ;
2017-06-02 10:42:28 +08:00
amdgpu_bo_free_kernel ( & adev - > firmware . rbuf ,
& ring - > ring_mem_mc_addr ,
( void * * ) & ring - > ring_mem ) ;
2017-04-17 08:50:18 -04:00
return ret ;
}
2017-03-03 18:37:23 -05:00
int psp_v3_1_cmd_submit ( struct psp_context * psp ,
struct amdgpu_firmware_info * ucode ,
uint64_t cmd_buf_mc_addr , uint64_t fence_mc_addr ,
int index )
{
unsigned int psp_write_ptr_reg = 0 ;
struct psp_gfx_rb_frame * write_frame = psp - > km_ring . ring_mem ;
struct psp_ring * ring = & psp - > km_ring ;
2017-10-16 16:51:28 +08:00
struct psp_gfx_rb_frame * ring_buffer_start = ring - > ring_mem ;
struct psp_gfx_rb_frame * ring_buffer_end = ring_buffer_start +
ring - > ring_size / sizeof ( struct psp_gfx_rb_frame ) - 1 ;
2017-03-03 18:37:23 -05:00
struct amdgpu_device * adev = psp - > adev ;
uint32_t ring_size_dw = ring - > ring_size / 4 ;
uint32_t rb_frame_size_dw = sizeof ( struct psp_gfx_rb_frame ) / 4 ;
/* KM (GPCOM) prepare write pointer */
2017-06-12 13:45:30 -04:00
psp_write_ptr_reg = RREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_67 ) ;
2017-03-03 18:37:23 -05:00
/* Update KM RB frame pointer to new frame */
/* write_frame ptr increments by size of rb_frame in bytes */
/* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
if ( ( psp_write_ptr_reg % ring_size_dw ) = = 0 )
2017-10-16 16:51:28 +08:00
write_frame = ring_buffer_start ;
2017-03-03 18:37:23 -05:00
else
2017-10-16 16:51:28 +08:00
write_frame = ring_buffer_start + ( psp_write_ptr_reg / rb_frame_size_dw ) ;
/* Check invalid write_frame ptr address */
if ( ( write_frame < ring_buffer_start ) | | ( ring_buffer_end < write_frame ) ) {
DRM_ERROR ( " ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p \n " ,
ring_buffer_start , ring_buffer_end , write_frame ) ;
DRM_ERROR ( " write_frame is pointing to address out of bounds \n " ) ;
return - EINVAL ;
}
2017-03-03 18:37:23 -05:00
/* Initialize KM RB frame */
memset ( write_frame , 0 , sizeof ( struct psp_gfx_rb_frame ) ) ;
/* Update KM RB frame */
2017-06-22 18:26:33 -04:00
write_frame - > cmd_buf_addr_hi = upper_32_bits ( cmd_buf_mc_addr ) ;
write_frame - > cmd_buf_addr_lo = lower_32_bits ( cmd_buf_mc_addr ) ;
write_frame - > fence_addr_hi = upper_32_bits ( fence_mc_addr ) ;
write_frame - > fence_addr_lo = lower_32_bits ( fence_mc_addr ) ;
2017-03-03 18:37:23 -05:00
write_frame - > fence_value = index ;
/* Update the write Pointer in DWORDs */
psp_write_ptr_reg = ( psp_write_ptr_reg + rb_frame_size_dw ) % ring_size_dw ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( MP0 , 0 , mmMP0_SMN_C2PMSG_67 , psp_write_ptr_reg ) ;
2017-03-03 18:37:23 -05:00
return 0 ;
}
static int
psp_v3_1_sram_map ( unsigned int * sram_offset , unsigned int * sram_addr_reg_offset ,
unsigned int * sram_data_reg_offset ,
enum AMDGPU_UCODE_ID ucode_id )
{
int ret = 0 ;
switch ( ucode_id ) {
/* TODO: needs to confirm */
#if 0
case AMDGPU_UCODE_ID_SMC :
* sram_offset = 0 ;
* sram_addr_reg_offset = 0 ;
* sram_data_reg_offset = 0 ;
break ;
# endif
case AMDGPU_UCODE_ID_CP_CE :
* sram_offset = 0x0 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_CE_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_CE_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_CP_PFP :
* sram_offset = 0x0 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_PFP_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_PFP_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_CP_ME :
* sram_offset = 0x0 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_HYP_ME_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_HYP_ME_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_CP_MEC1 :
* sram_offset = 0x10000 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_MEC_ME1_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_MEC_ME1_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_CP_MEC2 :
* sram_offset = 0x10000 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_HYP_MEC2_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmCP_HYP_MEC2_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_RLC_G :
* sram_offset = 0x2000 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmRLC_GPM_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( GC , 0 , mmRLC_GPM_UCODE_DATA ) ;
break ;
case AMDGPU_UCODE_ID_SDMA0 :
* sram_offset = 0x0 ;
* sram_addr_reg_offset = SOC15_REG_OFFSET ( SDMA0 , 0 , mmSDMA0_UCODE_ADDR ) ;
* sram_data_reg_offset = SOC15_REG_OFFSET ( SDMA0 , 0 , mmSDMA0_UCODE_DATA ) ;
break ;
/* TODO: needs to confirm */
#if 0
case AMDGPU_UCODE_ID_SDMA1 :
* sram_offset = ;
* sram_addr_reg_offset = ;
break ;
case AMDGPU_UCODE_ID_UVD :
* sram_offset = ;
* sram_addr_reg_offset = ;
break ;
case AMDGPU_UCODE_ID_VCE :
* sram_offset = ;
* sram_addr_reg_offset = ;
break ;
# endif
case AMDGPU_UCODE_ID_MAXIMUM :
default :
ret = - EINVAL ;
break ;
}
return ret ;
}
bool psp_v3_1_compare_sram_data ( struct psp_context * psp ,
struct amdgpu_firmware_info * ucode ,
enum AMDGPU_UCODE_ID ucode_type )
{
int err = 0 ;
unsigned int fw_sram_reg_val = 0 ;
unsigned int fw_sram_addr_reg_offset = 0 ;
unsigned int fw_sram_data_reg_offset = 0 ;
unsigned int ucode_size ;
uint32_t * ucode_mem = NULL ;
struct amdgpu_device * adev = psp - > adev ;
err = psp_v3_1_sram_map ( & fw_sram_reg_val , & fw_sram_addr_reg_offset ,
& fw_sram_data_reg_offset , ucode_type ) ;
if ( err )
return false ;
WREG32 ( fw_sram_addr_reg_offset , fw_sram_reg_val ) ;
ucode_size = ucode - > ucode_size ;
ucode_mem = ( uint32_t * ) ucode - > kaddr ;
2017-04-04 11:36:20 -04:00
while ( ucode_size ) {
2017-03-03 18:37:23 -05:00
fw_sram_reg_val = RREG32 ( fw_sram_data_reg_offset ) ;
if ( * ucode_mem ! = fw_sram_reg_val )
return false ;
ucode_mem + + ;
/* 4 bytes */
ucode_size - = 4 ;
}
return true ;
}
bool psp_v3_1_smu_reload_quirk ( struct psp_context * psp )
{
struct amdgpu_device * adev = psp - > adev ;
2017-04-04 11:40:13 -04:00
uint32_t reg ;
2017-03-03 18:37:23 -05:00
2017-04-04 11:40:13 -04:00
reg = smnMP1_FIRMWARE_FLAGS | 0x03b00000 ;
2017-06-12 13:45:30 -04:00
WREG32_SOC15 ( NBIO , 0 , mmPCIE_INDEX2 , reg ) ;
reg = RREG32_SOC15 ( NBIO , 0 , mmPCIE_DATA2 ) ;
2017-04-04 11:40:13 -04:00
return ( reg & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK ) ? true : false ;
2017-03-03 18:37:23 -05:00
}
2017-09-14 16:25:19 +08:00
int psp_v3_1_mode1_reset ( struct psp_context * psp )
{
int ret ;
uint32_t offset ;
struct amdgpu_device * adev = psp - > adev ;
offset = SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_64 ) ;
ret = psp_wait_for ( psp , offset , 0x80000000 , 0x8000FFFF , false ) ;
if ( ret ) {
DRM_INFO ( " psp is not working correctly before mode1 reset! \n " ) ;
return - EINVAL ;
}
/*send the mode 1 reset command*/
WREG32 ( offset , 0x70000 ) ;
mdelay ( 1000 ) ;
offset = SOC15_REG_OFFSET ( MP0 , 0 , mmMP0_SMN_C2PMSG_33 ) ;
ret = psp_wait_for ( psp , offset , 0x80000000 , 0x80000000 , false ) ;
if ( ret ) {
DRM_INFO ( " psp mode 1 reset failed! \n " ) ;
return - EINVAL ;
}
DRM_INFO ( " psp mode1 reset succeed \n " ) ;
return 0 ;
}