2019-01-21 19:05:50 +01:00
// SPDX-License-Identifier: GPL-2.0+
2020-09-29 10:10:49 +08:00
/* drivers/net/phy/realtek.c
2008-02-03 03:50:54 -08:00
*
* Driver for Realtek PHYs
*
* Author : Johnson Leung < r58129 @ freescale . com >
*
* Copyright ( c ) 2004 Freescale Semiconductor , Inc .
*/
2017-12-02 22:51:24 +01:00
# include <linux/bitops.h>
2021-06-08 11:15:33 +08:00
# include <linux/of.h>
2008-02-03 03:50:54 -08:00
# include <linux/phy.h>
2011-07-03 15:21:01 -04:00
# include <linux/module.h>
2020-04-18 22:08:51 +02:00
# include <linux/delay.h>
2008-02-03 03:50:54 -08:00
2017-12-02 22:51:27 +01:00
# define RTL821x_PHYSR 0x11
# define RTL821x_PHYSR_DUPLEX BIT(13)
# define RTL821x_PHYSR_SPEED GENMASK(15, 14)
2017-12-02 22:51:26 +01:00
2017-12-02 22:51:27 +01:00
# define RTL821x_INER 0x12
# define RTL8211B_INER_INIT 0x6400
# define RTL8211E_INER_LINK_STATUS BIT(10)
# define RTL8211F_INER_LINK_STATUS BIT(4)
2017-12-02 22:51:26 +01:00
2017-12-02 22:51:27 +01:00
# define RTL821x_INSR 0x13
2017-12-02 22:51:26 +01:00
2019-05-09 00:51:15 +03:00
# define RTL821x_EXT_PAGE_SELECT 0x1e
2017-12-02 22:51:27 +01:00
# define RTL821x_PAGE_SELECT 0x1f
2008-02-03 03:50:54 -08:00
2020-09-21 09:13:54 +08:00
# define RTL8211F_PHYCR1 0x18
2021-06-08 11:15:33 +08:00
# define RTL8211F_PHYCR2 0x19
2017-12-02 22:51:27 +01:00
# define RTL8211F_INSR 0x1d
2013-01-23 00:30:03 +00:00
2017-12-02 22:51:27 +01:00
# define RTL8211F_TX_DELAY BIT(8)
2019-12-26 19:51:48 +01:00
# define RTL8211F_RX_DELAY BIT(3)
2020-09-21 09:13:54 +08:00
# define RTL8211F_ALDPS_PLL_OFF BIT(1)
# define RTL8211F_ALDPS_ENABLE BIT(2)
# define RTL8211F_ALDPS_XTAL_OFF BIT(12)
2020-09-29 10:10:49 +08:00
# define RTL8211E_CTRL_DELAY BIT(13)
# define RTL8211E_TX_DELAY BIT(12)
# define RTL8211E_RX_DELAY BIT(11)
2017-12-02 22:51:27 +01:00
2021-06-08 11:15:33 +08:00
# define RTL8211F_CLKOUT_EN BIT(0)
2017-12-02 22:51:27 +01:00
# define RTL8201F_ISR 0x1e
2020-11-01 14:51:13 +02:00
# define RTL8201F_ISR_ANERR BIT(15)
# define RTL8201F_ISR_DUPLEX BIT(13)
# define RTL8201F_ISR_LINK BIT(11)
# define RTL8201F_ISR_MASK (RTL8201F_ISR_ANERR | \
RTL8201F_ISR_DUPLEX | \
RTL8201F_ISR_LINK )
2017-12-02 22:51:27 +01:00
# define RTL8201F_IER 0x13
2017-09-12 18:54:36 +09:00
2018-07-14 11:45:53 +02:00
# define RTL8366RB_POWER_SAVE 0x15
# define RTL8366RB_POWER_SAVE_ON BIT(12)
2019-08-13 08:09:32 +02:00
# define RTL_SUPPORTS_5000FULL BIT(14)
# define RTL_SUPPORTS_2500FULL BIT(13)
# define RTL_SUPPORTS_10000FULL BIT(0)
2019-08-09 20:45:14 +02:00
# define RTL_ADV_2500FULL BIT(7)
# define RTL_LPADV_10000FULL BIT(11)
# define RTL_LPADV_5000FULL BIT(6)
# define RTL_LPADV_2500FULL BIT(5)
2021-01-21 17:02:54 +09:00
# define RTL9000A_GINMR 0x14
# define RTL9000A_GINMR_LINK_STATUS BIT(4)
2020-03-18 23:07:24 +01:00
# define RTLGEN_SPEED_MASK 0x0630
2019-08-13 08:09:32 +02:00
# define RTL_GENERIC_PHYID 0x001cc800
2008-02-03 03:50:54 -08:00
MODULE_DESCRIPTION ( " Realtek PHY driver " ) ;
MODULE_AUTHOR ( " Johnson Leung " ) ;
MODULE_LICENSE ( " GPL " ) ;
2021-06-08 11:15:33 +08:00
struct rtl821x_priv {
net: phy: realtek: add dt property to enable ALDPS mode
If enable Advance Link Down Power Saving (ALDPS) mode, it will change
crystal/clock behavior, which cause RXC clock stop for dozens to hundreds
of miliseconds. This is comfirmed by Realtek engineer. For some MACs, it
needs RXC clock to support RX logic, after this patch, PHY can generate
continuous RXC clock during auto-negotiation.
ALDPS default is disabled after hardware reset, it's more reasonable to
add a property to enable this feature, since ALDPS would introduce side effect.
This patch adds dt property "realtek,aldps-enable" to enable ALDPS mode
per users' requirement.
Jisheng Zhang enables this feature, changes the default behavior. Since
mine patch breaks the rule that new implementation should not break
existing design, so Cc'ed let him know to see if it can be accepted.
Cc: Jisheng Zhang <Jisheng.Zhang@synaptics.com>
Signed-off-by: Joakim Zhang <qiangqing.zhang@nxp.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
2021-06-08 11:15:34 +08:00
u16 phycr1 ;
2021-06-08 11:15:33 +08:00
u16 phycr2 ;
} ;
2018-01-12 23:17:34 +01:00
static int rtl821x_read_page ( struct phy_device * phydev )
2017-12-02 22:51:28 +01:00
{
2018-01-12 23:17:34 +01:00
return __phy_read ( phydev , RTL821x_PAGE_SELECT ) ;
2017-12-02 22:51:28 +01:00
}
2018-01-12 23:17:34 +01:00
static int rtl821x_write_page ( struct phy_device * phydev , int page )
2017-12-02 22:51:28 +01:00
{
2018-01-12 23:17:34 +01:00
return __phy_write ( phydev , RTL821x_PAGE_SELECT , page ) ;
2017-12-02 22:51:28 +01:00
}
2021-06-08 11:15:33 +08:00
static int rtl821x_probe ( struct phy_device * phydev )
{
struct device * dev = & phydev - > mdio . dev ;
struct rtl821x_priv * priv ;
2021-06-09 18:17:48 +01:00
int ret ;
2021-06-08 11:15:33 +08:00
priv = devm_kzalloc ( dev , sizeof ( * priv ) , GFP_KERNEL ) ;
if ( ! priv )
return - ENOMEM ;
2021-06-09 18:17:48 +01:00
ret = phy_read_paged ( phydev , 0xa43 , RTL8211F_PHYCR1 ) ;
if ( ret < 0 )
return ret ;
net: phy: realtek: add dt property to enable ALDPS mode
If enable Advance Link Down Power Saving (ALDPS) mode, it will change
crystal/clock behavior, which cause RXC clock stop for dozens to hundreds
of miliseconds. This is comfirmed by Realtek engineer. For some MACs, it
needs RXC clock to support RX logic, after this patch, PHY can generate
continuous RXC clock during auto-negotiation.
ALDPS default is disabled after hardware reset, it's more reasonable to
add a property to enable this feature, since ALDPS would introduce side effect.
This patch adds dt property "realtek,aldps-enable" to enable ALDPS mode
per users' requirement.
Jisheng Zhang enables this feature, changes the default behavior. Since
mine patch breaks the rule that new implementation should not break
existing design, so Cc'ed let him know to see if it can be accepted.
Cc: Jisheng Zhang <Jisheng.Zhang@synaptics.com>
Signed-off-by: Joakim Zhang <qiangqing.zhang@nxp.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
2021-06-08 11:15:34 +08:00
2021-06-09 18:17:48 +01:00
priv - > phycr1 = ret & ( RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF ) ;
net: phy: realtek: add dt property to enable ALDPS mode
If enable Advance Link Down Power Saving (ALDPS) mode, it will change
crystal/clock behavior, which cause RXC clock stop for dozens to hundreds
of miliseconds. This is comfirmed by Realtek engineer. For some MACs, it
needs RXC clock to support RX logic, after this patch, PHY can generate
continuous RXC clock during auto-negotiation.
ALDPS default is disabled after hardware reset, it's more reasonable to
add a property to enable this feature, since ALDPS would introduce side effect.
This patch adds dt property "realtek,aldps-enable" to enable ALDPS mode
per users' requirement.
Jisheng Zhang enables this feature, changes the default behavior. Since
mine patch breaks the rule that new implementation should not break
existing design, so Cc'ed let him know to see if it can be accepted.
Cc: Jisheng Zhang <Jisheng.Zhang@synaptics.com>
Signed-off-by: Joakim Zhang <qiangqing.zhang@nxp.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
2021-06-08 11:15:34 +08:00
if ( of_property_read_bool ( dev - > of_node , " realtek,aldps-enable " ) )
priv - > phycr1 | = RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF ;
2021-06-09 18:17:48 +01:00
ret = phy_read_paged ( phydev , 0xa43 , RTL8211F_PHYCR2 ) ;
if ( ret < 0 )
return ret ;
2021-06-08 11:15:33 +08:00
2021-06-09 18:17:48 +01:00
priv - > phycr2 = ret & RTL8211F_CLKOUT_EN ;
2021-06-08 11:15:33 +08:00
if ( of_property_read_bool ( dev - > of_node , " realtek,clkout-disable " ) )
priv - > phycr2 & = ~ RTL8211F_CLKOUT_EN ;
phydev - > priv = priv ;
return 0 ;
}
2017-09-12 18:54:36 +09:00
static int rtl8201_ack_interrupt ( struct phy_device * phydev )
{
int err ;
err = phy_read ( phydev , RTL8201F_ISR ) ;
return ( err < 0 ) ? err : 0 ;
}
2008-02-03 03:50:54 -08:00
static int rtl821x_ack_interrupt ( struct phy_device * phydev )
{
int err ;
err = phy_read ( phydev , RTL821x_INSR ) ;
return ( err < 0 ) ? err : 0 ;
}
2015-06-18 16:42:47 +08:00
static int rtl8211f_ack_interrupt ( struct phy_device * phydev )
{
int err ;
2018-01-12 23:17:34 +01:00
err = phy_read_paged ( phydev , 0xa43 , RTL8211F_INSR ) ;
2015-06-18 16:42:47 +08:00
return ( err < 0 ) ? err : 0 ;
}
2017-09-12 18:54:36 +09:00
static int rtl8201_config_intr ( struct phy_device * phydev )
{
2017-12-02 22:51:28 +01:00
u16 val ;
2020-11-01 14:51:14 +02:00
int err ;
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED ) {
err = rtl8201_ack_interrupt ( phydev ) ;
if ( err )
return err ;
2017-09-12 18:54:36 +09:00
2017-12-02 22:51:28 +01:00
val = BIT ( 13 ) | BIT ( 12 ) | BIT ( 11 ) ;
2020-11-01 14:51:14 +02:00
err = phy_write_paged ( phydev , 0x7 , RTL8201F_IER , val ) ;
} else {
2017-12-02 22:51:28 +01:00
val = 0 ;
2020-11-01 14:51:14 +02:00
err = phy_write_paged ( phydev , 0x7 , RTL8201F_IER , val ) ;
if ( err )
return err ;
err = rtl8201_ack_interrupt ( phydev ) ;
}
2017-09-12 18:54:36 +09:00
2020-11-01 14:51:14 +02:00
return err ;
2017-09-12 18:54:36 +09:00
}
2013-01-23 00:30:03 +00:00
static int rtl8211b_config_intr ( struct phy_device * phydev )
2008-02-03 03:50:54 -08:00
{
int err ;
2020-11-01 14:51:14 +02:00
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED ) {
err = rtl821x_ack_interrupt ( phydev ) ;
if ( err )
return err ;
2008-02-03 03:50:54 -08:00
err = phy_write ( phydev , RTL821x_INER ,
2017-12-02 22:51:25 +01:00
RTL8211B_INER_INIT ) ;
2020-11-01 14:51:14 +02:00
} else {
2008-02-03 03:50:54 -08:00
err = phy_write ( phydev , RTL821x_INER , 0 ) ;
2020-11-01 14:51:14 +02:00
if ( err )
return err ;
err = rtl821x_ack_interrupt ( phydev ) ;
}
2008-02-03 03:50:54 -08:00
return err ;
}
2013-01-23 00:30:03 +00:00
static int rtl8211e_config_intr ( struct phy_device * phydev )
{
int err ;
2020-11-01 14:51:14 +02:00
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED ) {
err = rtl821x_ack_interrupt ( phydev ) ;
if ( err )
return err ;
2013-01-23 00:30:03 +00:00
err = phy_write ( phydev , RTL821x_INER ,
2013-08-19 08:48:34 +02:00
RTL8211E_INER_LINK_STATUS ) ;
2020-11-01 14:51:14 +02:00
} else {
2013-01-23 00:30:03 +00:00
err = phy_write ( phydev , RTL821x_INER , 0 ) ;
2020-11-01 14:51:14 +02:00
if ( err )
return err ;
err = rtl821x_ack_interrupt ( phydev ) ;
}
2013-01-23 00:30:03 +00:00
return err ;
}
2015-06-18 16:42:47 +08:00
static int rtl8211f_config_intr ( struct phy_device * phydev )
{
2017-12-02 22:51:28 +01:00
u16 val ;
2020-11-01 14:51:14 +02:00
int err ;
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED ) {
err = rtl8211f_ack_interrupt ( phydev ) ;
if ( err )
return err ;
2015-06-18 16:42:47 +08:00
2017-12-02 22:51:28 +01:00
val = RTL8211F_INER_LINK_STATUS ;
2020-11-01 14:51:14 +02:00
err = phy_write_paged ( phydev , 0xa42 , RTL821x_INER , val ) ;
} else {
2017-12-02 22:51:28 +01:00
val = 0 ;
2020-11-01 14:51:14 +02:00
err = phy_write_paged ( phydev , 0xa42 , RTL821x_INER , val ) ;
if ( err )
return err ;
2015-06-18 16:42:47 +08:00
2020-11-01 14:51:14 +02:00
err = rtl8211f_ack_interrupt ( phydev ) ;
}
return err ;
2015-06-18 16:42:47 +08:00
}
2020-11-01 14:51:13 +02:00
static irqreturn_t rtl8201_handle_interrupt ( struct phy_device * phydev )
{
int irq_status ;
irq_status = phy_read ( phydev , RTL8201F_ISR ) ;
if ( irq_status < 0 ) {
phy_error ( phydev ) ;
return IRQ_NONE ;
}
if ( ! ( irq_status & RTL8201F_ISR_MASK ) )
return IRQ_NONE ;
phy_trigger_machine ( phydev ) ;
return IRQ_HANDLED ;
}
static irqreturn_t rtl821x_handle_interrupt ( struct phy_device * phydev )
{
int irq_status , irq_enabled ;
irq_status = phy_read ( phydev , RTL821x_INSR ) ;
if ( irq_status < 0 ) {
phy_error ( phydev ) ;
return IRQ_NONE ;
}
irq_enabled = phy_read ( phydev , RTL821x_INER ) ;
if ( irq_enabled < 0 ) {
phy_error ( phydev ) ;
return IRQ_NONE ;
}
if ( ! ( irq_status & irq_enabled ) )
return IRQ_NONE ;
phy_trigger_machine ( phydev ) ;
return IRQ_HANDLED ;
}
static irqreturn_t rtl8211f_handle_interrupt ( struct phy_device * phydev )
{
int irq_status ;
irq_status = phy_read_paged ( phydev , 0xa43 , RTL8211F_INSR ) ;
if ( irq_status < 0 ) {
phy_error ( phydev ) ;
return IRQ_NONE ;
}
if ( ! ( irq_status & RTL8211F_INER_LINK_STATUS ) )
return IRQ_NONE ;
phy_trigger_machine ( phydev ) ;
return IRQ_HANDLED ;
}
2018-06-28 20:46:45 +02:00
static int rtl8211_config_aneg ( struct phy_device * phydev )
{
int ret ;
ret = genphy_config_aneg ( phydev ) ;
if ( ret < 0 )
return ret ;
/* Quirk was copied from vendor driver. Unfortunately it includes no
* description of the magic numbers .
*/
if ( phydev - > speed = = SPEED_100 & & phydev - > autoneg = = AUTONEG_DISABLE ) {
phy_write ( phydev , 0x17 , 0x2138 ) ;
phy_write ( phydev , 0x0e , 0x0260 ) ;
} else {
phy_write ( phydev , 0x17 , 0x2108 ) ;
phy_write ( phydev , 0x0e , 0x0000 ) ;
}
return 0 ;
}
2018-07-02 08:08:13 +02:00
static int rtl8211c_config_init ( struct phy_device * phydev )
{
/* RTL8211C has an issue when operating in Gigabit slave mode */
2019-03-27 22:00:32 +01:00
return phy_set_bits ( phydev , MII_CTRL1000 ,
CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER ) ;
2018-07-02 08:08:13 +02:00
}
2015-06-18 16:42:47 +08:00
static int rtl8211f_config_init ( struct phy_device * phydev )
{
2021-06-08 11:15:33 +08:00
struct rtl821x_priv * priv = phydev - > priv ;
2019-12-26 19:51:47 +01:00
struct device * dev = & phydev - > mdio . dev ;
2019-12-26 19:51:48 +01:00
u16 val_txdly , val_rxdly ;
2019-12-26 19:51:47 +01:00
int ret ;
2015-06-18 16:42:47 +08:00
net: phy: realtek: add dt property to enable ALDPS mode
If enable Advance Link Down Power Saving (ALDPS) mode, it will change
crystal/clock behavior, which cause RXC clock stop for dozens to hundreds
of miliseconds. This is comfirmed by Realtek engineer. For some MACs, it
needs RXC clock to support RX logic, after this patch, PHY can generate
continuous RXC clock during auto-negotiation.
ALDPS default is disabled after hardware reset, it's more reasonable to
add a property to enable this feature, since ALDPS would introduce side effect.
This patch adds dt property "realtek,aldps-enable" to enable ALDPS mode
per users' requirement.
Jisheng Zhang enables this feature, changes the default behavior. Since
mine patch breaks the rule that new implementation should not break
existing design, so Cc'ed let him know to see if it can be accepted.
Cc: Jisheng Zhang <Jisheng.Zhang@synaptics.com>
Signed-off-by: Joakim Zhang <qiangqing.zhang@nxp.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
2021-06-08 11:15:34 +08:00
ret = phy_modify_paged_changed ( phydev , 0xa43 , RTL8211F_PHYCR1 ,
RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF ,
priv - > phycr1 ) ;
if ( ret < 0 ) {
dev_err ( dev , " aldps mode configuration failed: %pe \n " ,
ERR_PTR ( ret ) ) ;
return ret ;
}
2020-09-21 09:13:54 +08:00
2019-05-09 00:51:17 +03:00
switch ( phydev - > interface ) {
case PHY_INTERFACE_MODE_RGMII :
2019-12-26 19:51:48 +01:00
val_txdly = 0 ;
val_rxdly = 0 ;
break ;
2019-05-09 00:51:17 +03:00
case PHY_INTERFACE_MODE_RGMII_RXID :
2019-12-26 19:51:48 +01:00
val_txdly = 0 ;
val_rxdly = RTL8211F_RX_DELAY ;
2019-05-09 00:51:17 +03:00
break ;
2019-12-26 19:51:48 +01:00
2019-05-09 00:51:17 +03:00
case PHY_INTERFACE_MODE_RGMII_TXID :
2019-12-26 19:51:48 +01:00
val_txdly = RTL8211F_TX_DELAY ;
val_rxdly = 0 ;
break ;
case PHY_INTERFACE_MODE_RGMII_ID :
val_txdly = RTL8211F_TX_DELAY ;
val_rxdly = RTL8211F_RX_DELAY ;
2019-05-09 00:51:17 +03:00
break ;
2019-12-26 19:51:48 +01:00
2019-05-09 00:51:17 +03:00
default : /* the rest of the modes imply leaving delay as is. */
return 0 ;
}
2015-06-18 16:42:47 +08:00
2019-12-26 19:51:47 +01:00
ret = phy_modify_paged_changed ( phydev , 0xd08 , 0x11 , RTL8211F_TX_DELAY ,
2019-12-26 19:51:48 +01:00
val_txdly ) ;
2019-12-26 19:51:47 +01:00
if ( ret < 0 ) {
dev_err ( dev , " Failed to update the TX delay register \n " ) ;
return ret ;
} else if ( ret ) {
dev_dbg ( dev ,
" %s 2ns TX delay (and changing the value from pin-strapping RXD1 or the bootloader) \n " ,
2019-12-26 19:51:48 +01:00
val_txdly ? " Enabling " : " Disabling " ) ;
2019-12-26 19:51:47 +01:00
} else {
dev_dbg ( dev ,
" 2ns TX delay was already %s (by pin-strapping RXD1 or bootloader configuration) \n " ,
2019-12-26 19:51:48 +01:00
val_txdly ? " enabled " : " disabled " ) ;
}
ret = phy_modify_paged_changed ( phydev , 0xd08 , 0x15 , RTL8211F_RX_DELAY ,
val_rxdly ) ;
if ( ret < 0 ) {
dev_err ( dev , " Failed to update the RX delay register \n " ) ;
return ret ;
} else if ( ret ) {
dev_dbg ( dev ,
" %s 2ns RX delay (and changing the value from pin-strapping RXD0 or the bootloader) \n " ,
val_rxdly ? " Enabling " : " Disabling " ) ;
} else {
dev_dbg ( dev ,
" 2ns RX delay was already %s (by pin-strapping RXD0 or bootloader configuration) \n " ,
val_rxdly ? " enabled " : " disabled " ) ;
2019-12-26 19:51:47 +01:00
}
2021-06-08 11:15:33 +08:00
ret = phy_modify_paged ( phydev , 0xa43 , RTL8211F_PHYCR2 ,
RTL8211F_CLKOUT_EN , priv - > phycr2 ) ;
if ( ret < 0 ) {
dev_err ( dev , " clkout configuration failed: %pe \n " ,
ERR_PTR ( ret ) ) ;
return ret ;
}
return genphy_soft_reset ( phydev ) ;
2015-06-18 16:42:47 +08:00
}
2021-06-08 11:15:35 +08:00
static int rtl821x_resume ( struct phy_device * phydev )
{
int ret ;
ret = genphy_resume ( phydev ) ;
if ( ret < 0 )
return ret ;
msleep ( 20 ) ;
return 0 ;
}
2019-05-09 00:51:15 +03:00
static int rtl8211e_config_init ( struct phy_device * phydev )
{
int ret = 0 , oldpage ;
u16 val ;
/* enable TX/RX delay for rgmii-* modes, and disable them for rgmii. */
switch ( phydev - > interface ) {
case PHY_INTERFACE_MODE_RGMII :
2020-09-29 10:10:49 +08:00
val = RTL8211E_CTRL_DELAY | 0 ;
2019-05-09 00:51:15 +03:00
break ;
case PHY_INTERFACE_MODE_RGMII_ID :
2020-09-29 10:10:49 +08:00
val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY ;
2019-05-09 00:51:15 +03:00
break ;
case PHY_INTERFACE_MODE_RGMII_RXID :
2020-09-29 10:10:49 +08:00
val = RTL8211E_CTRL_DELAY | RTL8211E_RX_DELAY ;
2019-05-09 00:51:15 +03:00
break ;
case PHY_INTERFACE_MODE_RGMII_TXID :
2020-09-29 10:10:49 +08:00
val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY ;
2019-05-09 00:51:15 +03:00
break ;
default : /* the rest of the modes imply leaving delays as is. */
return 0 ;
}
/* According to a sample driver there is a 0x1c config register on the
* 0xa4 extension page ( 0x7 ) layout . It can be used to disable / enable
2020-09-29 10:10:49 +08:00
* the RX / TX delays otherwise controlled by RXDLY / TXDLY pins .
* The configuration register definition :
* 14 = reserved
* 13 = Force Tx RX Delay controlled by bit12 bit11 ,
* 12 = RX Delay , 11 = TX Delay
* 10 : 0 = Test & & debug settings reserved by realtek
2019-05-09 00:51:15 +03:00
*/
oldpage = phy_select_page ( phydev , 0x7 ) ;
if ( oldpage < 0 )
goto err_restore_page ;
2019-05-13 15:41:45 +09:00
ret = __phy_write ( phydev , RTL821x_EXT_PAGE_SELECT , 0xa4 ) ;
2019-05-09 00:51:15 +03:00
if ( ret )
goto err_restore_page ;
2020-09-29 10:10:49 +08:00
ret = __phy_modify ( phydev , 0x1c , RTL8211E_CTRL_DELAY
| RTL8211E_TX_DELAY | RTL8211E_RX_DELAY ,
2019-05-13 15:41:45 +09:00
val ) ;
2019-05-09 00:51:15 +03:00
err_restore_page :
return phy_restore_page ( phydev , oldpage , ret ) ;
}
2018-05-24 22:40:12 +02:00
static int rtl8211b_suspend ( struct phy_device * phydev )
{
phy_write ( phydev , MII_MMD_DATA , BIT ( 9 ) ) ;
return genphy_suspend ( phydev ) ;
}
static int rtl8211b_resume ( struct phy_device * phydev )
{
phy_write ( phydev , MII_MMD_DATA , 0 ) ;
return genphy_resume ( phydev ) ;
}
2018-07-14 11:45:53 +02:00
static int rtl8366rb_config_init ( struct phy_device * phydev )
{
int ret ;
ret = phy_set_bits ( phydev , RTL8366RB_POWER_SAVE ,
RTL8366RB_POWER_SAVE_ON ) ;
if ( ret ) {
dev_err ( & phydev - > mdio . dev ,
" error enabling power management \n " ) ;
}
return ret ;
}
2020-03-18 23:07:24 +01:00
/* get actual speed to cover the downshift case */
static int rtlgen_get_speed ( struct phy_device * phydev )
{
int val ;
if ( ! phydev - > link )
return 0 ;
val = phy_read_paged ( phydev , 0xa43 , 0x12 ) ;
if ( val < 0 )
return val ;
switch ( val & RTLGEN_SPEED_MASK ) {
case 0x0000 :
phydev - > speed = SPEED_10 ;
break ;
case 0x0010 :
phydev - > speed = SPEED_100 ;
break ;
case 0x0020 :
phydev - > speed = SPEED_1000 ;
break ;
case 0x0200 :
phydev - > speed = SPEED_10000 ;
break ;
case 0x0210 :
phydev - > speed = SPEED_2500 ;
break ;
case 0x0220 :
phydev - > speed = SPEED_5000 ;
break ;
default :
break ;
}
return 0 ;
}
static int rtlgen_read_status ( struct phy_device * phydev )
{
int ret ;
ret = genphy_read_status ( phydev ) ;
if ( ret < 0 )
return ret ;
return rtlgen_get_speed ( phydev ) ;
}
2019-08-15 14:12:55 +02:00
static int rtlgen_read_mmd ( struct phy_device * phydev , int devnum , u16 regnum )
{
int ret ;
if ( devnum = = MDIO_MMD_PCS & & regnum = = MDIO_PCS_EEE_ABLE ) {
rtl821x_write_page ( phydev , 0xa5c ) ;
ret = __phy_read ( phydev , 0x12 ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_ADV ) {
rtl821x_write_page ( phydev , 0xa5d ) ;
ret = __phy_read ( phydev , 0x10 ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_LPABLE ) {
rtl821x_write_page ( phydev , 0xa5d ) ;
ret = __phy_read ( phydev , 0x11 ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else {
ret = - EOPNOTSUPP ;
}
return ret ;
}
static int rtlgen_write_mmd ( struct phy_device * phydev , int devnum , u16 regnum ,
u16 val )
{
int ret ;
if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_ADV ) {
rtl821x_write_page ( phydev , 0xa5d ) ;
ret = __phy_write ( phydev , 0x10 , val ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else {
ret = - EOPNOTSUPP ;
}
return ret ;
}
2020-09-30 14:48:58 +08:00
static int rtl822x_read_mmd ( struct phy_device * phydev , int devnum , u16 regnum )
2019-08-16 21:57:38 +02:00
{
int ret = rtlgen_read_mmd ( phydev , devnum , regnum ) ;
if ( ret ! = - EOPNOTSUPP )
return ret ;
if ( devnum = = MDIO_MMD_PCS & & regnum = = MDIO_PCS_EEE_ABLE2 ) {
rtl821x_write_page ( phydev , 0xa6e ) ;
ret = __phy_read ( phydev , 0x16 ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_ADV2 ) {
rtl821x_write_page ( phydev , 0xa6d ) ;
ret = __phy_read ( phydev , 0x12 ) ;
rtl821x_write_page ( phydev , 0 ) ;
} else if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_LPABLE2 ) {
rtl821x_write_page ( phydev , 0xa6d ) ;
ret = __phy_read ( phydev , 0x10 ) ;
rtl821x_write_page ( phydev , 0 ) ;
}
return ret ;
}
2020-09-30 14:48:58 +08:00
static int rtl822x_write_mmd ( struct phy_device * phydev , int devnum , u16 regnum ,
2019-08-16 21:57:38 +02:00
u16 val )
{
int ret = rtlgen_write_mmd ( phydev , devnum , regnum , val ) ;
if ( ret ! = - EOPNOTSUPP )
return ret ;
if ( devnum = = MDIO_MMD_AN & & regnum = = MDIO_AN_EEE_ADV2 ) {
rtl821x_write_page ( phydev , 0xa6d ) ;
ret = __phy_write ( phydev , 0x12 , val ) ;
rtl821x_write_page ( phydev , 0 ) ;
}
return ret ;
}
2020-09-30 14:48:58 +08:00
static int rtl822x_get_features ( struct phy_device * phydev )
2019-08-09 20:45:14 +02:00
{
2019-08-13 08:09:32 +02:00
int val ;
val = phy_read_paged ( phydev , 0xa61 , 0x13 ) ;
if ( val < 0 )
return val ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_2500baseT_Full_BIT ,
phydev - > supported , val & RTL_SUPPORTS_2500FULL ) ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_5000baseT_Full_BIT ,
phydev - > supported , val & RTL_SUPPORTS_5000FULL ) ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_10000baseT_Full_BIT ,
phydev - > supported , val & RTL_SUPPORTS_10000FULL ) ;
2019-08-09 20:45:14 +02:00
return genphy_read_abilities ( phydev ) ;
}
2020-09-30 14:48:58 +08:00
static int rtl822x_config_aneg ( struct phy_device * phydev )
2019-08-09 20:45:14 +02:00
{
int ret = 0 ;
if ( phydev - > autoneg = = AUTONEG_ENABLE ) {
u16 adv2500 = 0 ;
if ( linkmode_test_bit ( ETHTOOL_LINK_MODE_2500baseT_Full_BIT ,
phydev - > advertising ) )
adv2500 = RTL_ADV_2500FULL ;
ret = phy_modify_paged_changed ( phydev , 0xa5d , 0x12 ,
RTL_ADV_2500FULL , adv2500 ) ;
if ( ret < 0 )
return ret ;
}
return __genphy_config_aneg ( phydev , ret ) ;
}
2020-09-30 14:48:58 +08:00
static int rtl822x_read_status ( struct phy_device * phydev )
2019-08-09 20:45:14 +02:00
{
2020-03-18 23:07:24 +01:00
int ret ;
2019-08-09 20:45:14 +02:00
if ( phydev - > autoneg = = AUTONEG_ENABLE ) {
int lpadv = phy_read_paged ( phydev , 0xa5d , 0x13 ) ;
if ( lpadv < 0 )
return lpadv ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_10000baseT_Full_BIT ,
phydev - > lp_advertising , lpadv & RTL_LPADV_10000FULL ) ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_5000baseT_Full_BIT ,
phydev - > lp_advertising , lpadv & RTL_LPADV_5000FULL ) ;
linkmode_mod_bit ( ETHTOOL_LINK_MODE_2500baseT_Full_BIT ,
phydev - > lp_advertising , lpadv & RTL_LPADV_2500FULL ) ;
}
2020-03-18 23:07:24 +01:00
ret = genphy_read_status ( phydev ) ;
if ( ret < 0 )
return ret ;
return rtlgen_get_speed ( phydev ) ;
2019-08-09 20:45:14 +02:00
}
2019-08-13 08:09:32 +02:00
static bool rtlgen_supports_2_5gbps ( struct phy_device * phydev )
{
int val ;
phy_write ( phydev , RTL821x_PAGE_SELECT , 0xa61 ) ;
val = phy_read ( phydev , 0x13 ) ;
phy_write ( phydev , RTL821x_PAGE_SELECT , 0 ) ;
return val > = 0 & & val & RTL_SUPPORTS_2500FULL ;
}
static int rtlgen_match_phy_device ( struct phy_device * phydev )
{
return phydev - > phy_id = = RTL_GENERIC_PHYID & &
! rtlgen_supports_2_5gbps ( phydev ) ;
}
2020-09-30 14:48:58 +08:00
static int rtl8226_match_phy_device ( struct phy_device * phydev )
2019-08-13 08:09:32 +02:00
{
return phydev - > phy_id = = RTL_GENERIC_PHYID & &
rtlgen_supports_2_5gbps ( phydev ) ;
}
2020-04-18 22:08:51 +02:00
static int rtlgen_resume ( struct phy_device * phydev )
{
int ret = genphy_resume ( phydev ) ;
/* Internal PHY's from RTL8168h up may not be instantly ready */
msleep ( 20 ) ;
return ret ;
}
2021-01-21 17:02:54 +09:00
static int rtl9000a_config_init ( struct phy_device * phydev )
{
phydev - > autoneg = AUTONEG_DISABLE ;
phydev - > speed = SPEED_100 ;
phydev - > duplex = DUPLEX_FULL ;
return 0 ;
}
static int rtl9000a_config_aneg ( struct phy_device * phydev )
{
int ret ;
u16 ctl = 0 ;
switch ( phydev - > master_slave_set ) {
case MASTER_SLAVE_CFG_MASTER_FORCE :
ctl | = CTL1000_AS_MASTER ;
break ;
case MASTER_SLAVE_CFG_SLAVE_FORCE :
break ;
case MASTER_SLAVE_CFG_UNKNOWN :
case MASTER_SLAVE_CFG_UNSUPPORTED :
return 0 ;
default :
phydev_warn ( phydev , " Unsupported Master/Slave mode \n " ) ;
return - EOPNOTSUPP ;
}
ret = phy_modify_changed ( phydev , MII_CTRL1000 , CTL1000_AS_MASTER , ctl ) ;
if ( ret = = 1 )
ret = genphy_soft_reset ( phydev ) ;
return ret ;
}
static int rtl9000a_read_status ( struct phy_device * phydev )
{
int ret ;
phydev - > master_slave_get = MASTER_SLAVE_CFG_UNKNOWN ;
phydev - > master_slave_state = MASTER_SLAVE_STATE_UNKNOWN ;
ret = genphy_update_link ( phydev ) ;
if ( ret )
return ret ;
ret = phy_read ( phydev , MII_CTRL1000 ) ;
if ( ret < 0 )
return ret ;
if ( ret & CTL1000_AS_MASTER )
phydev - > master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE ;
else
phydev - > master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE ;
ret = phy_read ( phydev , MII_STAT1000 ) ;
if ( ret < 0 )
return ret ;
if ( ret & LPA_1000MSRES )
phydev - > master_slave_state = MASTER_SLAVE_STATE_MASTER ;
else
phydev - > master_slave_state = MASTER_SLAVE_STATE_SLAVE ;
return 0 ;
}
static int rtl9000a_ack_interrupt ( struct phy_device * phydev )
{
int err ;
err = phy_read ( phydev , RTL8211F_INSR ) ;
return ( err < 0 ) ? err : 0 ;
}
static int rtl9000a_config_intr ( struct phy_device * phydev )
{
u16 val ;
int err ;
if ( phydev - > interrupts = = PHY_INTERRUPT_ENABLED ) {
err = rtl9000a_ack_interrupt ( phydev ) ;
if ( err )
return err ;
val = ( u16 ) ~ RTL9000A_GINMR_LINK_STATUS ;
err = phy_write_paged ( phydev , 0xa42 , RTL9000A_GINMR , val ) ;
} else {
val = ~ 0 ;
err = phy_write_paged ( phydev , 0xa42 , RTL9000A_GINMR , val ) ;
if ( err )
return err ;
err = rtl9000a_ack_interrupt ( phydev ) ;
}
return phy_write_paged ( phydev , 0xa42 , RTL9000A_GINMR , val ) ;
}
static irqreturn_t rtl9000a_handle_interrupt ( struct phy_device * phydev )
{
int irq_status ;
irq_status = phy_read ( phydev , RTL8211F_INSR ) ;
if ( irq_status < 0 ) {
phy_error ( phydev ) ;
return IRQ_NONE ;
}
if ( ! ( irq_status & RTL8211F_INER_LINK_STATUS ) )
return IRQ_NONE ;
phy_trigger_machine ( phydev ) ;
return IRQ_HANDLED ;
}
2014-06-10 12:50:12 +09:00
static struct phy_driver realtek_drvs [ ] = {
{
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x00008201 ) ,
2014-06-10 12:50:12 +09:00
. name = " RTL8201CP Ethernet " ,
2020-11-08 22:44:02 +01:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2017-09-12 18:54:36 +09:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc816 ) ,
2018-11-04 19:02:42 +01:00
. name = " RTL8201F Fast Ethernet " ,
2017-09-12 18:54:36 +09:00
. config_intr = & rtl8201_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = rtl8201_handle_interrupt ,
2017-09-12 18:54:36 +09:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2018-01-12 23:17:34 +01:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2019-12-01 10:51:47 +01:00
} , {
PHY_ID_MATCH_MODEL ( 0x001cc880 ) ,
. name = " RTL8208 Fast Ethernet " ,
. read_mmd = genphy_read_mmd_unsupported ,
. write_mmd = genphy_write_mmd_unsupported ,
. suspend = genphy_suspend ,
. resume = genphy_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2018-06-28 20:46:45 +02:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc910 ) ,
2018-06-28 20:46:45 +02:00
. name = " RTL8211 Gigabit Ethernet " ,
. config_aneg = rtl8211_config_aneg ,
. read_mmd = & genphy_read_mmd_unsupported ,
. write_mmd = & genphy_write_mmd_unsupported ,
2019-05-10 22:11:26 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2014-06-10 12:50:12 +09:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc912 ) ,
2014-06-10 12:50:12 +09:00
. name = " RTL8211B Gigabit Ethernet " ,
. config_intr = & rtl8211b_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = rtl821x_handle_interrupt ,
2018-03-20 09:44:53 +08:00
. read_mmd = & genphy_read_mmd_unsupported ,
. write_mmd = & genphy_write_mmd_unsupported ,
2018-05-24 22:40:12 +02:00
. suspend = rtl8211b_suspend ,
. resume = rtl8211b_resume ,
2019-05-10 22:11:26 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2018-07-02 08:08:13 +02:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc913 ) ,
2018-07-02 08:08:13 +02:00
. name = " RTL8211C Gigabit Ethernet " ,
. config_init = rtl8211c_config_init ,
. read_mmd = & genphy_read_mmd_unsupported ,
. write_mmd = & genphy_write_mmd_unsupported ,
2019-05-10 22:11:26 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2015-08-06 19:03:35 +08:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc914 ) ,
2015-08-06 19:03:35 +08:00
. name = " RTL8211DN Gigabit Ethernet " ,
. config_intr = rtl8211e_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = rtl821x_handle_interrupt ,
2015-08-06 19:03:35 +08:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2019-05-10 22:11:26 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2014-06-10 12:50:12 +09:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc915 ) ,
2014-06-10 12:50:12 +09:00
. name = " RTL8211E Gigabit Ethernet " ,
2019-05-09 00:51:15 +03:00
. config_init = & rtl8211e_config_init ,
2014-06-10 12:50:12 +09:00
. config_intr = & rtl8211e_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = rtl821x_handle_interrupt ,
2014-06-10 12:50:12 +09:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2019-05-10 22:11:26 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2015-06-18 16:42:47 +08:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc916 ) ,
2015-06-18 16:42:47 +08:00
. name = " RTL8211F Gigabit Ethernet " ,
2021-06-08 11:15:33 +08:00
. probe = rtl821x_probe ,
2015-06-18 16:42:47 +08:00
. config_init = & rtl8211f_config_init ,
2020-11-25 00:07:56 +01:00
. read_status = rtlgen_read_status ,
2015-06-18 16:42:47 +08:00
. config_intr = & rtl8211f_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = rtl8211f_handle_interrupt ,
2015-06-18 16:42:47 +08:00
. suspend = genphy_suspend ,
2021-06-08 11:15:35 +08:00
. resume = rtl821x_resume ,
2018-01-12 23:17:34 +01:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2019-02-03 16:07:33 +01:00
} , {
2019-08-13 08:09:32 +02:00
. name = " Generic FE-GE Realtek PHY " ,
. match_phy_device = rtlgen_match_phy_device ,
2020-03-18 23:07:24 +01:00
. read_status = rtlgen_read_status ,
2019-02-03 16:07:33 +01:00
. suspend = genphy_suspend ,
2020-04-18 22:08:51 +02:00
. resume = rtlgen_resume ,
2019-02-03 16:07:33 +01:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2019-08-15 14:12:55 +02:00
. read_mmd = rtlgen_read_mmd ,
. write_mmd = rtlgen_write_mmd ,
2019-08-09 20:45:14 +02:00
} , {
2020-09-30 14:48:58 +08:00
. name = " RTL8226 2.5Gbps PHY " ,
. match_phy_device = rtl8226_match_phy_device ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
2019-08-09 20:45:14 +02:00
. suspend = genphy_suspend ,
2020-04-18 22:08:51 +02:00
. resume = rtlgen_resume ,
2019-08-09 20:45:14 +02:00
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2020-09-30 14:48:58 +08:00
. read_mmd = rtl822x_read_mmd ,
. write_mmd = rtl822x_write_mmd ,
2020-07-14 17:45:03 +02:00
} , {
PHY_ID_MATCH_EXACT ( 0x001cc840 ) ,
2020-09-30 14:48:58 +08:00
. name = " RTL8226B_RTL8221B 2.5Gbps PHY " ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
2020-07-14 17:45:03 +02:00
. suspend = genphy_suspend ,
. resume = rtlgen_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2020-09-30 14:48:58 +08:00
. read_mmd = rtl822x_read_mmd ,
. write_mmd = rtl822x_write_mmd ,
2020-11-02 09:52:07 +08:00
} , {
PHY_ID_MATCH_EXACT ( 0x001cc838 ) ,
. name = " RTL8226-CG 2.5Gbps PHY " ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
. suspend = genphy_suspend ,
. resume = rtlgen_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
} , {
PHY_ID_MATCH_EXACT ( 0x001cc848 ) ,
. name = " RTL8226B-CG_RTL8221B-CG 2.5Gbps PHY " ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
. suspend = genphy_suspend ,
. resume = rtlgen_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
} , {
PHY_ID_MATCH_EXACT ( 0x001cc849 ) ,
. name = " RTL8221B-VB-CG 2.5Gbps PHY " ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
. suspend = genphy_suspend ,
. resume = rtlgen_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
} , {
PHY_ID_MATCH_EXACT ( 0x001cc84a ) ,
. name = " RTL8221B-VM-CG 2.5Gbps PHY " ,
. get_features = rtl822x_get_features ,
. config_aneg = rtl822x_config_aneg ,
. read_status = rtl822x_read_status ,
. suspend = genphy_suspend ,
. resume = rtlgen_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2018-07-14 11:45:53 +02:00
} , {
2018-11-10 00:40:37 +01:00
PHY_ID_MATCH_EXACT ( 0x001cc961 ) ,
2018-07-14 11:45:53 +02:00
. name = " RTL8366RB Gigabit Ethernet " ,
. config_init = & rtl8366rb_config_init ,
2019-02-24 01:11:15 +01:00
/* These interrupts are handled by the irq controller
* embedded inside the RTL8366RB , they get unmasked when the
* irq is requested and ACKed by reading the status register ,
* which is done by the irqchip code .
*/
. config_intr = genphy_no_config_intr ,
2020-11-01 14:51:13 +02:00
. handle_interrupt = genphy_handle_interrupt_no_ack ,
2018-07-14 11:45:53 +02:00
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2021-01-21 17:02:54 +09:00
} , {
PHY_ID_MATCH_EXACT ( 0x001ccb00 ) ,
. name = " RTL9000AA_RTL9000AN Ethernet " ,
. features = PHY_BASIC_T1_FEATURES ,
. config_init = rtl9000a_config_init ,
. config_aneg = rtl9000a_config_aneg ,
. read_status = rtl9000a_read_status ,
. config_intr = rtl9000a_config_intr ,
. handle_interrupt = rtl9000a_handle_interrupt ,
. suspend = genphy_suspend ,
. resume = genphy_resume ,
. read_page = rtl821x_read_page ,
. write_page = rtl821x_write_page ,
2021-10-18 11:38:02 +02:00
} , {
PHY_ID_MATCH_EXACT ( 0x001cc942 ) ,
. name = " RTL8365MB-VC Gigabit Ethernet " ,
/* Interrupt handling analogous to RTL8366RB */
. config_intr = genphy_no_config_intr ,
. handle_interrupt = genphy_handle_interrupt_no_ack ,
. suspend = genphy_suspend ,
. resume = genphy_resume ,
2014-06-10 12:50:12 +09:00
} ,
2008-02-03 03:50:54 -08:00
} ;
2014-11-11 19:45:59 +01:00
module_phy_driver ( realtek_drvs ) ;
2010-04-02 01:05:56 +00:00
2018-11-07 08:52:46 +01:00
static const struct mdio_device_id __maybe_unused realtek_tbl [ ] = {
2018-11-10 00:40:37 +01:00
{ PHY_ID_MATCH_VENDOR ( 0x001cc800 ) } ,
2010-04-02 01:05:56 +00:00
{ }
} ;
MODULE_DEVICE_TABLE ( mdio , realtek_tbl ) ;