2018-08-10 13:26:49 +03:00
/* SPDX-License-Identifier: GPL-2.0-or-later */
2011-10-29 10:57:23 +01:00
/*
2017-06-14 11:43:24 +01:00
* Synopsys DesignWare I2C adapter driver .
2011-10-29 10:57:23 +01:00
*
* Based on the TI DAVINCI I2C adapter driver .
*
* Copyright ( C ) 2006 Texas Instruments .
* Copyright ( C ) 2007 MontaVista Software Inc .
* Copyright ( C ) 2009 Provigent Ltd .
*/
2020-05-19 15:50:38 +03:00
# include <linux/bits.h>
# include <linux/compiler_types.h>
# include <linux/completion.h>
# include <linux/dev_printk.h>
# include <linux/errno.h>
2016-11-21 11:43:20 +01:00
# include <linux/i2c.h>
2020-05-28 12:33:18 +03:00
# include <linux/regmap.h>
2020-05-19 15:50:38 +03:00
# include <linux/types.h>
2016-11-21 11:43:20 +01:00
# define DW_IC_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C | \
I2C_FUNC_SMBUS_BYTE | \
I2C_FUNC_SMBUS_BYTE_DATA | \
I2C_FUNC_SMBUS_WORD_DATA | \
I2C_FUNC_SMBUS_BLOCK_DATA | \
I2C_FUNC_SMBUS_I2C_BLOCK )
2011-10-29 10:57:23 +01:00
# define DW_IC_CON_MASTER 0x1
# define DW_IC_CON_SPEED_STD 0x2
# define DW_IC_CON_SPEED_FAST 0x4
2016-08-12 17:02:51 +03:00
# define DW_IC_CON_SPEED_HIGH 0x6
2016-06-15 18:05:05 +03:00
# define DW_IC_CON_SPEED_MASK 0x6
2017-06-14 11:43:24 +01:00
# define DW_IC_CON_10BITADDR_SLAVE 0x8
2011-10-29 10:57:23 +01:00
# define DW_IC_CON_10BITADDR_MASTER 0x10
# define DW_IC_CON_RESTART_EN 0x20
# define DW_IC_CON_SLAVE_DISABLE 0x40
2017-06-14 11:43:24 +01:00
# define DW_IC_CON_STOP_DET_IFADDRESSED 0x80
# define DW_IC_CON_TX_EMPTY_CTRL 0x100
# define DW_IC_CON_RX_FIFO_FULL_HLD_CTRL 0x200
2011-10-29 10:57:23 +01:00
2017-06-14 11:43:23 +01:00
/*
* Registers offset
*/
# define DW_IC_CON 0x0
# define DW_IC_TAR 0x4
2017-06-14 11:43:24 +01:00
# define DW_IC_SAR 0x8
2017-06-14 11:43:23 +01:00
# define DW_IC_DATA_CMD 0x10
# define DW_IC_SS_SCL_HCNT 0x14
# define DW_IC_SS_SCL_LCNT 0x18
# define DW_IC_FS_SCL_HCNT 0x1c
# define DW_IC_FS_SCL_LCNT 0x20
# define DW_IC_HS_SCL_HCNT 0x24
# define DW_IC_HS_SCL_LCNT 0x28
# define DW_IC_INTR_STAT 0x2c
# define DW_IC_INTR_MASK 0x30
# define DW_IC_RAW_INTR_STAT 0x34
# define DW_IC_RX_TL 0x38
# define DW_IC_TX_TL 0x3c
# define DW_IC_CLR_INTR 0x40
# define DW_IC_CLR_RX_UNDER 0x44
# define DW_IC_CLR_RX_OVER 0x48
# define DW_IC_CLR_TX_OVER 0x4c
# define DW_IC_CLR_RD_REQ 0x50
# define DW_IC_CLR_TX_ABRT 0x54
# define DW_IC_CLR_RX_DONE 0x58
# define DW_IC_CLR_ACTIVITY 0x5c
# define DW_IC_CLR_STOP_DET 0x60
# define DW_IC_CLR_START_DET 0x64
# define DW_IC_CLR_GEN_CALL 0x68
# define DW_IC_ENABLE 0x6c
# define DW_IC_STATUS 0x70
# define DW_IC_TXFLR 0x74
# define DW_IC_RXFLR 0x78
# define DW_IC_SDA_HOLD 0x7c
# define DW_IC_TX_ABRT_SOURCE 0x80
# define DW_IC_ENABLE_STATUS 0x9c
2017-06-14 11:43:24 +01:00
# define DW_IC_CLR_RESTART_DET 0xa8
2017-06-14 11:43:23 +01:00
# define DW_IC_COMP_PARAM_1 0xf4
# define DW_IC_COMP_VERSION 0xf8
# define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
# define DW_IC_COMP_TYPE 0xfc
# define DW_IC_COMP_TYPE_VALUE 0x44570140
# define DW_IC_INTR_RX_UNDER 0x001
# define DW_IC_INTR_RX_OVER 0x002
# define DW_IC_INTR_RX_FULL 0x004
# define DW_IC_INTR_TX_OVER 0x008
# define DW_IC_INTR_TX_EMPTY 0x010
# define DW_IC_INTR_RD_REQ 0x020
# define DW_IC_INTR_TX_ABRT 0x040
# define DW_IC_INTR_RX_DONE 0x080
# define DW_IC_INTR_ACTIVITY 0x100
# define DW_IC_INTR_STOP_DET 0x200
# define DW_IC_INTR_START_DET 0x400
# define DW_IC_INTR_GEN_CALL 0x800
2017-06-14 11:43:24 +01:00
# define DW_IC_INTR_RESTART_DET 0x1000
2017-06-14 11:43:23 +01:00
# define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
DW_IC_INTR_TX_ABRT | \
DW_IC_INTR_STOP_DET )
# define DW_IC_INTR_MASTER_MASK (DW_IC_INTR_DEFAULT_MASK | \
DW_IC_INTR_TX_EMPTY )
2017-06-14 11:43:24 +01:00
# define DW_IC_INTR_SLAVE_MASK (DW_IC_INTR_DEFAULT_MASK | \
DW_IC_INTR_RX_DONE | \
DW_IC_INTR_RX_UNDER | \
DW_IC_INTR_RD_REQ )
2017-06-14 11:43:23 +01:00
# define DW_IC_STATUS_ACTIVITY 0x1
# define DW_IC_STATUS_TFE BIT(2)
# define DW_IC_STATUS_MASTER_ACTIVITY BIT(5)
2017-06-14 11:43:24 +01:00
# define DW_IC_STATUS_SLAVE_ACTIVITY BIT(6)
2017-06-14 11:43:23 +01:00
# define DW_IC_SDA_HOLD_RX_SHIFT 16
# define DW_IC_SDA_HOLD_RX_MASK GENMASK(23, DW_IC_SDA_HOLD_RX_SHIFT)
# define DW_IC_ERR_TX_ABRT 0x1
# define DW_IC_TAR_10BITADDR_MASTER BIT(12)
# define DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH (BIT(2) | BIT(3))
# define DW_IC_COMP_PARAM_1_SPEED_MODE_MASK GENMASK(3, 2)
/*
2017-06-14 11:43:24 +01:00
* status codes
2017-06-14 11:43:23 +01:00
*/
# define STATUS_IDLE 0x0
# define STATUS_WRITE_IN_PROGRESS 0x1
# define STATUS_READ_IN_PROGRESS 0x2
2017-06-14 11:43:24 +01:00
/*
* operation modes
*/
# define DW_IC_MASTER 0
# define DW_IC_SLAVE 1
2017-06-14 11:43:23 +01:00
/*
* Hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
*
* Only expected abort codes are listed here
* refer to the datasheet for the full list
*/
# define ABRT_7B_ADDR_NOACK 0
# define ABRT_10ADDR1_NOACK 1
# define ABRT_10ADDR2_NOACK 2
# define ABRT_TXDATA_NOACK 3
# define ABRT_GCALL_NOACK 4
# define ABRT_GCALL_READ 5
# define ABRT_SBYTE_ACKDET 7
# define ABRT_SBYTE_NORSTRT 9
# define ABRT_10B_RD_NORSTRT 10
# define ABRT_MASTER_DIS 11
# define ARB_LOST 12
2017-06-14 11:43:24 +01:00
# define ABRT_SLAVE_FLUSH_TXFIFO 13
# define ABRT_SLAVE_ARBLOST 14
# define ABRT_SLAVE_RD_INTX 15
2017-06-14 11:43:23 +01:00
# define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
# define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
# define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
# define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
# define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
# define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
# define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
# define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
# define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
# define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
# define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
2017-06-14 11:43:24 +01:00
# define DW_IC_RX_ABRT_SLAVE_RD_INTX (1UL << ABRT_SLAVE_RD_INTX)
# define DW_IC_RX_ABRT_SLAVE_ARBLOST (1UL << ABRT_SLAVE_ARBLOST)
# define DW_IC_RX_ABRT_SLAVE_FLUSH_TXFIFO (1UL << ABRT_SLAVE_FLUSH_TXFIFO)
2017-06-14 11:43:23 +01:00
# define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
DW_IC_TX_ABRT_10ADDR1_NOACK | \
DW_IC_TX_ABRT_10ADDR2_NOACK | \
DW_IC_TX_ABRT_TXDATA_NOACK | \
DW_IC_TX_ABRT_GCALL_NOACK )
2020-05-19 15:50:38 +03:00
struct clk ;
struct device ;
struct reset_control ;
2011-10-29 10:57:23 +01:00
/**
* struct dw_i2c_dev - private i2c - designware data
* @ dev : driver model device node
2020-05-28 12:33:18 +03:00
* @ map : IO registers map
2020-05-28 12:33:21 +03:00
* @ sysmap : System controller registers map
2011-10-29 10:57:23 +01:00
* @ base : IO registers pointer
2020-05-28 12:33:18 +03:00
* @ ext : Extended IO registers pointer
2011-10-29 10:57:23 +01:00
* @ cmd_complete : tx completion indicator
* @ clk : input reference clock
2019-02-28 13:52:10 +00:00
* @ pclk : clock required to access the registers
2017-06-14 11:43:24 +01:00
* @ slave : represent an I2C slave device
2011-10-29 10:57:23 +01:00
* @ cmd_err : run time hadware error code
2017-06-14 11:43:21 +01:00
* @ msgs : points to an array of messages currently being transferred
2011-10-29 10:57:23 +01:00
* @ msgs_num : the number of elements in msgs
* @ msg_write_idx : the element index of the current tx message in the msgs
* array
* @ tx_buf_len : the length of the current tx buffer
* @ tx_buf : the current tx buffer
* @ msg_read_idx : the element index of the current rx message in the msgs
* array
* @ rx_buf_len : the length of the current rx buffer
* @ rx_buf : the current rx buffer
* @ msg_err : error status of the current transfer
* @ status : i2c master status , one of STATUS_ *
* @ abort_source : copy of the TX_ABRT_SOURCE register
* @ irq : interrupt number for the i2c master
* @ adapter : i2c subsystem adapter node
2017-06-14 11:43:24 +01:00
* @ slave_cfg : configuration for the slave device
2011-10-29 10:57:23 +01:00
* @ tx_fifo_depth : depth of the hardware tx fifo
* @ rx_fifo_depth : depth of the hardware rx fifo
2013-04-19 17:28:10 +01:00
* @ rx_outstanding : current master - rx elements in tx fifo
2018-07-25 17:39:26 +03:00
* @ timings : bus clock frequency , SDA hold and other timings
* @ sda_hold_time : SDA hold value
2013-08-19 15:07:53 +03:00
* @ ss_hcnt : standard speed HCNT value
* @ ss_lcnt : standard speed LCNT value
* @ fs_hcnt : fast speed HCNT value
* @ fs_lcnt : fast speed LCNT value
2016-08-12 17:02:48 +03:00
* @ fp_hcnt : fast plus HCNT value
* @ fp_lcnt : fast plus LCNT value
* @ hs_hcnt : high speed HCNT value
* @ hs_lcnt : high speed LCNT value
2015-01-15 01:12:16 -08:00
* @ acquire_lock : function to acquire a hardware lock on the bus
* @ release_lock : function to release a hardware lock on the bus
2018-09-05 21:51:31 +02:00
* @ shared_with_punit : true if this bus is shared with the SoCs PUNIT
2017-06-14 11:43:23 +01:00
* @ disable : function to disable the controller
* @ disable_int : function to disable all interrupts
* @ init : function to initialize the I2C hardware
2017-06-22 11:17:33 +01:00
* @ mode : operation mode - DW_IC_MASTER or DW_IC_SLAVE
2019-02-22 14:08:40 +01:00
* @ suspended : set to true if the controller is suspended
2013-08-19 15:07:53 +03:00
*
* HCNT and LCNT parameters can be used if the platform knows more accurate
* values than the one computed based only on the input clock frequency .
* Leave them to be % 0 if not used .
2011-10-29 10:57:23 +01:00
*/
struct dw_i2c_dev {
struct device * dev ;
2020-05-28 12:33:18 +03:00
struct regmap * map ;
2020-05-28 12:33:21 +03:00
struct regmap * sysmap ;
2011-10-29 10:57:23 +01:00
void __iomem * base ;
2018-08-31 17:11:12 +02:00
void __iomem * ext ;
2011-10-29 10:57:23 +01:00
struct completion cmd_complete ;
struct clk * clk ;
2019-02-28 13:52:10 +00:00
struct clk * pclk ;
2016-12-27 22:22:40 +08:00
struct reset_control * rst ;
2017-06-14 11:43:24 +01:00
struct i2c_client * slave ;
2011-10-06 11:26:30 -07:00
u32 ( * get_clk_rate_khz ) ( struct dw_i2c_dev * dev ) ;
2011-10-29 10:57:23 +01:00
int cmd_err ;
struct i2c_msg * msgs ;
int msgs_num ;
int msg_write_idx ;
u32 tx_buf_len ;
u8 * tx_buf ;
int msg_read_idx ;
u32 rx_buf_len ;
u8 * rx_buf ;
int msg_err ;
unsigned int status ;
u32 abort_source ;
int irq ;
2017-02-10 11:27:53 +01:00
u32 flags ;
2011-10-29 10:57:23 +01:00
struct i2c_adapter adapter ;
2011-10-06 11:26:31 -07:00
u32 functionality ;
2011-10-06 11:26:32 -07:00
u32 master_cfg ;
2017-06-14 11:43:24 +01:00
u32 slave_cfg ;
2011-10-29 10:57:23 +01:00
unsigned int tx_fifo_depth ;
unsigned int rx_fifo_depth ;
2013-04-19 17:28:10 +01:00
int rx_outstanding ;
2018-07-25 17:39:26 +03:00
struct i2c_timings timings ;
2013-06-26 10:55:06 +02:00
u32 sda_hold_time ;
2013-08-19 15:07:53 +03:00
u16 ss_hcnt ;
u16 ss_lcnt ;
u16 fs_hcnt ;
u16 fs_lcnt ;
2016-08-12 17:02:48 +03:00
u16 fp_hcnt ;
u16 fp_lcnt ;
u16 hs_hcnt ;
u16 hs_lcnt ;
2018-10-11 16:29:11 +02:00
int ( * acquire_lock ) ( void ) ;
void ( * release_lock ) ( void ) ;
2018-09-05 21:51:31 +02:00
bool shared_with_punit ;
2017-06-14 11:43:23 +01:00
void ( * disable ) ( struct dw_i2c_dev * dev ) ;
void ( * disable_int ) ( struct dw_i2c_dev * dev ) ;
int ( * init ) ( struct dw_i2c_dev * dev ) ;
2018-08-31 17:11:10 +02:00
int ( * set_sda_hold_time ) ( struct dw_i2c_dev * dev ) ;
2017-06-22 11:17:33 +01:00
int mode ;
2017-11-02 10:40:27 +08:00
struct i2c_bus_recovery_info rinfo ;
2019-02-22 14:08:40 +01:00
bool suspended ;
2011-10-29 10:57:23 +01:00
} ;
2020-05-28 12:33:18 +03:00
# define ACCESS_INTR_MASK 0x00000001
# define ACCESS_NO_IRQ_SUSPEND 0x00000002
2012-04-18 15:01:41 +02:00
2020-05-28 12:33:17 +03:00
# define MODEL_MSCC_OCELOT 0x00000100
2020-05-28 12:33:21 +03:00
# define MODEL_BAIKAL_BT1 0x00000200
2018-08-31 17:11:12 +02:00
# define MODEL_MASK 0x00000f00
2017-02-10 11:27:58 +01:00
2020-05-28 12:33:18 +03:00
int i2c_dw_init_regmap ( struct dw_i2c_dev * dev ) ;
2017-06-14 11:43:23 +01:00
u32 i2c_dw_scl_hcnt ( u32 ic_clk , u32 tSYMBOL , u32 tf , int cond , int offset ) ;
u32 i2c_dw_scl_lcnt ( u32 ic_clk , u32 tLOW , u32 tf , int offset ) ;
2018-06-19 14:23:22 +03:00
int i2c_dw_set_sda_hold ( struct dw_i2c_dev * dev ) ;
2017-06-14 11:43:23 +01:00
unsigned long i2c_dw_clk_rate ( struct dw_i2c_dev * dev ) ;
2017-11-02 10:40:26 +08:00
int i2c_dw_prepare_clk ( struct dw_i2c_dev * dev , bool prepare ) ;
2017-06-14 11:43:23 +01:00
int i2c_dw_acquire_lock ( struct dw_i2c_dev * dev ) ;
void i2c_dw_release_lock ( struct dw_i2c_dev * dev ) ;
int i2c_dw_wait_bus_not_busy ( struct dw_i2c_dev * dev ) ;
int i2c_dw_handle_tx_abort ( struct dw_i2c_dev * dev ) ;
2020-05-28 12:33:18 +03:00
int i2c_dw_set_fifo_size ( struct dw_i2c_dev * dev ) ;
2017-06-14 11:43:23 +01:00
u32 i2c_dw_func ( struct i2c_adapter * adap ) ;
void i2c_dw_disable ( struct dw_i2c_dev * dev ) ;
void i2c_dw_disable_int ( struct dw_i2c_dev * dev ) ;
2018-04-28 16:56:07 +03:00
static inline void __i2c_dw_enable ( struct dw_i2c_dev * dev )
{
2020-05-28 12:33:18 +03:00
regmap_write ( dev - > map , DW_IC_ENABLE , 1 ) ;
2018-04-28 16:56:07 +03:00
}
static inline void __i2c_dw_disable_nowait ( struct dw_i2c_dev * dev )
{
2020-05-28 12:33:18 +03:00
regmap_write ( dev - > map , DW_IC_ENABLE , 0 ) ;
2018-04-28 16:56:07 +03:00
}
void __i2c_dw_disable ( struct dw_i2c_dev * dev ) ;
2020-04-25 16:44:45 +03:00
extern void i2c_dw_configure_master ( struct dw_i2c_dev * dev ) ;
2020-04-25 16:44:47 +03:00
extern int i2c_dw_probe_master ( struct dw_i2c_dev * dev ) ;
2020-04-25 16:44:45 +03:00
2017-06-28 17:23:29 +03:00
# if IS_ENABLED(CONFIG_I2C_DESIGNWARE_SLAVE)
2020-04-25 16:44:45 +03:00
extern void i2c_dw_configure_slave ( struct dw_i2c_dev * dev ) ;
2017-06-22 11:17:32 +01:00
extern int i2c_dw_probe_slave ( struct dw_i2c_dev * dev ) ;
2017-06-28 17:23:29 +03:00
# else
2020-04-25 16:44:45 +03:00
static inline void i2c_dw_configure_slave ( struct dw_i2c_dev * dev ) { }
2017-06-28 17:23:29 +03:00
static inline int i2c_dw_probe_slave ( struct dw_i2c_dev * dev ) { return - EINVAL ; }
# endif
2015-01-15 01:12:17 -08:00
2020-04-25 16:44:47 +03:00
static inline int i2c_dw_probe ( struct dw_i2c_dev * dev )
{
switch ( dev - > mode ) {
case DW_IC_SLAVE :
return i2c_dw_probe_slave ( dev ) ;
case DW_IC_MASTER :
return i2c_dw_probe_master ( dev ) ;
default :
dev_err ( dev - > dev , " Wrong operation mode: %d \n " , dev - > mode ) ;
return - EINVAL ;
}
}
2020-04-25 16:44:45 +03:00
static inline void i2c_dw_configure ( struct dw_i2c_dev * dev )
{
if ( i2c_detect_slave_mode ( dev - > dev ) )
i2c_dw_configure_slave ( dev ) ;
else
i2c_dw_configure_master ( dev ) ;
}
2015-01-15 01:12:17 -08:00
# if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
2017-02-10 11:27:56 +01:00
extern int i2c_dw_probe_lock_support ( struct dw_i2c_dev * dev ) ;
2015-01-15 01:12:17 -08:00
# else
2017-02-10 11:27:56 +01:00
static inline int i2c_dw_probe_lock_support ( struct dw_i2c_dev * dev ) { return 0 ; }
2015-01-15 01:12:17 -08:00
# endif
2020-05-19 15:50:39 +03:00
int i2c_dw_validate_speed ( struct dw_i2c_dev * dev ) ;
2020-06-23 12:15:01 +03:00
void i2c_dw_adjust_bus_speed ( struct dw_i2c_dev * dev ) ;
2020-05-19 15:50:41 +03:00
# if IS_ENABLED(CONFIG_ACPI)
int i2c_dw_acpi_configure ( struct device * device ) ;
# else
static inline int i2c_dw_acpi_configure ( struct device * device ) { return - ENODEV ; }
# endif