2011-11-02 19:31:15 +09:00
/*
* Samsung's Exynos4210 SoC device tree source
*
* Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
* http://www.samsung.com
* Copyright (c) 2010-2011 Linaro Ltd.
* www.linaro.org
*
* Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
* based board files can include this file and provide values for board specfic
* bindings.
*
* Note: This file does not include device nodes for all the controllers in
* Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
* nodes can be added to this file.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
2013-06-18 00:02:08 +09:00
#include "exynos4.dtsi"
#include "exynos4210-pinctrl.dtsi"
2015-01-30 08:26:03 +09:00
#include "exynos4-cpu-thermal.dtsi"
2011-11-02 19:31:15 +09:00
/ {
2014-03-21 02:17:22 +09:00
compatible = "samsung,exynos4210", "samsung,exynos4";
2011-11-02 19:31:15 +09:00
2012-07-14 10:45:32 +09:00
aliases {
2012-09-07 06:14:26 +09:00
pinctrl0 = &pinctrl_0;
pinctrl1 = &pinctrl_1;
pinctrl2 = &pinctrl_2;
2012-07-14 10:45:32 +09:00
};
2014-09-25 17:40:14 +09:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
2015-01-30 08:26:02 +09:00
cpu0: cpu@900 {
2014-09-25 17:40:14 +09:00
device_type = "cpu";
compatible = "arm,cortex-a9";
reg = <0x900>;
2015-01-30 08:26:02 +09:00
cooling-min-level = <4>;
cooling-max-level = <2>;
#cooling-cells = <2>; /* min followed by max */
2014-09-25 17:40:14 +09:00
};
cpu@901 {
device_type = "cpu";
compatible = "arm,cortex-a9";
reg = <0x901>;
};
};
2014-06-24 18:08:27 +02:00
pmu_system_controller: system-controller@10020000 {
clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
"clkout4", "clkout8", "clkout9";
clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
<&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
<&clock CLK_OUT_CPU>, <&clock CLK_XXTI>,
<&clock CLK_XUSBXTI>;
#clock-cells = <1>;
};
2015-05-13 19:24:35 +09:00
sysram: sysram@02020000 {
2014-05-13 07:13:44 +09:00
compatible = "mmio-sram";
reg = <0x02020000 0x20000>;
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x02020000 0x20000>;
smp-sysram@0 {
compatible = "samsung,exynos4210-sysram";
reg = <0x0 0x1000>;
};
smp-sysram@1f000 {
compatible = "samsung,exynos4210-sysram-ns";
reg = <0x1f000 0x1000>;
};
};
2012-11-22 00:22:09 +09:00
pd_lcd1: lcd1-power-domain@10023CA0 {
compatible = "samsung,exynos4210-pd";
reg = <0x10023CA0 0x20>;
2015-01-24 13:16:15 +09:00
#power-domain-cells = <0>;
2012-11-22 00:22:09 +09:00
};
2015-01-08 07:54:34 +01:00
l2c: l2-cache-controller@10502000 {
compatible = "arm,pl310-cache";
reg = <0x10502000 0x1000>;
cache-unified;
cache-level = <2>;
arm,tag-latency = <2 2 1>;
arm,data-latency = <2 2 1>;
};
2013-12-19 03:17:54 +09:00
gic: interrupt-controller@10490000 {
2012-02-08 11:42:43 +09:00
cpu-offset = <0x8000>;
2011-11-02 19:31:15 +09:00
};
2013-12-19 03:17:54 +09:00
combiner: interrupt-controller@10440000 {
2013-04-12 15:15:58 +02:00
samsung,combiner-nr = <16>;
2012-07-13 15:25:08 +09:00
interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
<0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
<0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
<0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
};
2015-05-13 19:24:35 +09:00
mct: mct@10050000 {
2013-03-09 16:12:35 +09:00
compatible = "samsung,exynos4210-mct";
reg = <0x10050000 0x800>;
interrupt-parent = <&mct_map>;
2013-12-19 03:17:49 +09:00
interrupts = <0>, <1>, <2>, <3>, <4>, <5>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
2013-03-09 17:11:38 +09:00
clock-names = "fin_pll", "mct";
2013-03-09 16:12:35 +09:00
mct_map: mct-map {
2013-12-19 03:17:49 +09:00
#interrupt-cells = <1>;
2013-03-09 16:12:35 +09:00
#address-cells = <0>;
#size-cells = <0>;
2013-12-19 03:17:49 +09:00
interrupt-map = <0 &gic 0 57 0>,
<1 &gic 0 69 0>,
<2 &combiner 12 6>,
<3 &combiner 12 7>,
<4 &gic 0 42 0>,
<5 &gic 0 48 0>;
2013-03-09 16:12:35 +09:00
};
};
2013-08-06 03:04:43 +09:00
clock: clock-controller@10030000 {
2013-03-09 17:11:33 +09:00
compatible = "samsung,exynos4210-clock";
reg = <0x10030000 0x20000>;
#clock-cells = <1>;
};
2012-09-07 06:14:26 +09:00
pinctrl_0: pinctrl@11400000 {
2013-01-02 16:05:42 -08:00
compatible = "samsung,exynos4210-pinctrl";
2012-09-07 06:14:26 +09:00
reg = <0x11400000 0x1000>;
interrupts = <0 47 0>;
};
pinctrl_1: pinctrl@11000000 {
2013-01-02 16:05:42 -08:00
compatible = "samsung,exynos4210-pinctrl";
2012-09-07 06:14:26 +09:00
reg = <0x11000000 0x1000>;
interrupts = <0 46 0>;
wakup_eint: wakeup-interrupt-controller {
compatible = "samsung,exynos4210-wakeup-eint";
interrupt-parent = <&gic>;
2012-10-11 10:11:18 +02:00
interrupts = <0 32 0>;
2012-09-07 06:14:26 +09:00
};
};
pinctrl_2: pinctrl@03860000 {
2013-01-02 16:05:42 -08:00
compatible = "samsung,exynos4210-pinctrl";
2012-09-07 06:14:26 +09:00
reg = <0x03860000 0x1000>;
};
2015-01-30 08:26:03 +09:00
tmu: tmu@100C0000 {
2012-10-29 21:18:01 +09:00
compatible = "samsung,exynos4210-tmu";
interrupt-parent = <&combiner>;
reg = <0x100C0000 0x100>;
interrupts = <2 4>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_TMU_APBIF>;
2013-04-23 23:20:19 +09:00
clock-names = "tmu_apbif";
2015-01-30 08:26:03 +09:00
samsung,tmu_gain = <15>;
samsung,tmu_reference_voltage = <7>;
2013-04-23 23:20:19 +09:00
status = "disabled";
2012-10-29 21:18:01 +09:00
};
2013-04-04 13:48:45 +09:00
2015-01-30 08:26:03 +09:00
thermal-zones {
cpu_thermal: cpu-thermal {
polling-delay-passive = <0>;
polling-delay = <0>;
thermal-sensors = <&tmu 0>;
trips {
cpu_alert0: cpu-alert-0 {
temperature = <85000>; /* millicelsius */
};
cpu_alert1: cpu-alert-1 {
temperature = <100000>; /* millicelsius */
};
cpu_alert2: cpu-alert-2 {
temperature = <110000>; /* millicelsius */
};
};
};
};
2015-05-13 19:24:35 +09:00
g2d: g2d@12800000 {
2013-04-04 13:48:45 +09:00
compatible = "samsung,s5pv210-g2d";
reg = <0x12800000 0x1000>;
interrupts = <0 89 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
2013-06-10 17:52:24 +09:00
clock-names = "sclk_fimg2d", "fimg2d";
2013-04-04 13:48:45 +09:00
status = "disabled";
};
2013-08-06 02:49:45 +09:00
camera {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
<&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
2013-08-06 02:49:45 +09:00
clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
fimc_0: fimc@11800000 {
samsung,pix-limits = <4224 8192 1920 4224>;
samsung,mainscaler-ext;
samsung,cam-if;
};
fimc_1: fimc@11810000 {
samsung,pix-limits = <4224 8192 1920 4224>;
samsung,mainscaler-ext;
samsung,cam-if;
};
fimc_2: fimc@11820000 {
samsung,pix-limits = <4224 8192 1920 4224>;
samsung,mainscaler-ext;
samsung,lcd-wb;
};
fimc_3: fimc@11830000 {
samsung,pix-limits = <1920 8192 1366 1920>;
samsung,rotators = <0>;
samsung,mainscaler-ext;
samsung,lcd-wb;
};
};
2015-02-04 08:10:58 +09:00
2015-02-04 23:44:16 +09:00
mixer: mixer@12C10000 {
clock-names = "mixer", "hdmi", "sclk_hdmi", "vp", "mout_mixer",
"sclk_mixer";
clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
<&clock CLK_SCLK_HDMI>, <&clock CLK_VP>,
<&clock CLK_MOUT_MIXER>, <&clock CLK_SCLK_MIXER>;
};
2015-02-04 08:10:58 +09:00
ppmu_lcd1: ppmu_lcd1@12240000 {
compatible = "samsung,exynos-ppmu";
reg = <0x12240000 0x2000>;
clocks = <&clock CLK_PPMULCD1>;
clock-names = "ppmu";
status = "disabled";
};
2011-11-02 19:31:15 +09:00
};