2005-04-16 15:20:36 -07:00
/*
2005-11-07 00:58:15 -08:00
* Bubinga board definitions
*
* Copyright ( c ) 2005 DENX Software Engineering
* Stefan Roese < sr @ denx . de >
*
* Based on original work by
* SAW ( IBM )
* 2003 ( c ) MontaVista Softare Inc .
*
* This program is free software ; you can redistribute it and / or modify it
* under the terms of the GNU General Public License as published by the
* Free Software Foundation ; either version 2 of the License , or ( at your
* option ) any later version .
2005-04-16 15:20:36 -07:00
*
*/
# ifdef __KERNEL__
# ifndef __BUBINGA_H__
# define __BUBINGA_H__
# include <platforms/4xx/ibm405ep.h>
2005-11-07 00:58:15 -08:00
# include <asm/ppcboot.h>
2005-04-16 15:20:36 -07:00
/* Memory map for the Bubinga board.
* Generic 4 xx plus RTC .
*/
# define BUBINGA_RTC_PADDR ((uint)0xf0000000)
# define BUBINGA_RTC_VADDR BUBINGA_RTC_PADDR
# define BUBINGA_RTC_SIZE ((uint)8*1024)
/* The UART clock is based off an internal clock -
* define BASE_BAUD based on the internal clock and divider ( s ) .
* Since BASE_BAUD must be a constant , we will initialize it
* using clock / divider values which OpenBIOS initializes
* for typical configurations at various CPU speeds .
* The base baud is calculated as ( FWDA / EXT UART DIV / 16 )
*/
2005-11-07 00:58:15 -08:00
# define BASE_BAUD 0
2005-04-16 15:20:36 -07:00
2005-11-07 00:58:15 -08:00
/* Flash */
# define PPC40x_FPGA_BASE 0xF0300000
# define PPC40x_FPGA_REG_OFFS 1 /* offset to flash map reg */
# define PPC40x_FLASH_ONBD_N(x) (x & 0x02)
# define PPC40x_FLASH_SRAM_SEL(x) (x & 0x01)
# define PPC40x_FLASH_LOW 0xFFF00000
# define PPC40x_FLASH_HIGH 0xFFF80000
# define PPC40x_FLASH_SIZE 0x80000
2005-04-16 15:20:36 -07:00
2005-11-07 00:58:15 -08:00
# define PPC4xx_MACHINE_NAME "IBM Bubinga"
2005-04-16 15:20:36 -07:00
# endif /* __BUBINGA_H__ */
# endif /* __KERNEL__ */