2012-03-13 04:56:37 +00:00
* STMicroelectronics 10/100/1000 Ethernet driver (GMAC)
Required properties:
2016-12-07 13:41:06 +01:00
- compatible: Should be "snps,dwmac-<ip_version>", "snps,dwmac"
2012-07-18 13:28:26 +00:00
For backwards compatibility: "st,spear600-gmac" is also supported.
2012-03-13 04:56:37 +00:00
- reg: Address and length of the register set for the device
- interrupt-parent: Should be the phandle for the interrupt controller
that services interrupts for this device
- interrupts: Should contain the STMMAC interrupts
2017-04-18 14:39:53 +02:00
- interrupt-names: Should contain a list of interrupt names corresponding to
the interrupts in the interrupts property, if available.
Valid interrupt names are:
- "macirq" (combined signal for various interrupt events)
- "eth_wake_irq" (the interrupt to manage the remote wake-up packet detection)
2017-11-09 18:09:26 +01:00
- "eth_lpi" (the interrupt that occurs when Rx exits the LPI state)
2014-02-18 02:41:59 +03:00
- phy-mode: See ethernet.txt file in the same directory.
2013-07-04 10:35:48 +01:00
- snps,reset-gpio gpio number for phy reset.
- snps,reset-active-low boolean flag to indicate if phy reset is active low.
- snps,reset-delays-us is triplet of delays
The 1st cell is reset pre-delay in micro seconds.
The 2nd cell is reset pulse in micro seconds.
The 3rd cell is reset post-delay in micro seconds.
2016-02-29 14:27:28 +01:00
Optional properties:
- resets: Should contain a phandle to the STMMAC reset signal, if any
- reset-names: Should contain the reset signal name "stmmaceth", if a
reset phandle is given
- max-frame-size: See ethernet.txt file in the same directory
- clocks: If present, the first clock should be the GMAC main clock and
the second clock should be peripheral's register interface clock. Further
clocks may be specified in derived bindings.
- clock-names: One name for each entry in the clocks property, the
first one should be "stmmaceth" and the second one should be "pclk".
2017-03-10 17:34:53 +01:00
- ptp_ref: this is the PTP reference clock; in case of the PTP is available
this clock is used for programming the Timestamp Addend Register. If not
passed then the system clock will be used and this is fine on some
2016-02-29 14:27:28 +01:00
platforms.
- tx-fifo-depth: See ethernet.txt file in the same directory
- rx-fifo-depth: See ethernet.txt file in the same directory
net: stmmac: add support for independent DMA pbl for tx/rx
GMAC and newer supports independent programmable burst lengths for
DMA tx/rx. Add new optional devicetree properties representing this.
To be backwards compatible, snps,pbl will still be valid, but
snps,txpbl/snps,rxpbl will override the value in snps,pbl if set.
If the IP is synthesized to use the AXI interface, there is a register
and a matching DT property inside the optional stmmac-axi-config DT node
for controlling burst lengths, named snps,blen.
However, using this register, it is not possible to control tx and rx
independently. Also, this register is not available if the IP was
synthesized with, e.g., the AHB interface.
Signed-off-by: Niklas Cassel <niklas.cassel@axis.com>
Acked-by: Alexandre Torgue <alexandre.torgue@st.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
2016-12-07 15:20:07 +01:00
- snps,pbl Programmable Burst Length (tx and rx)
- snps,txpbl Tx Programmable Burst Length. Only for GMAC and newer.
If set, DMA tx will use this value rather than snps,pbl.
- snps,rxpbl Rx Programmable Burst Length. Only for GMAC and newer.
If set, DMA rx will use this value rather than snps,pbl.
2016-12-07 15:20:08 +01:00
- snps,no-pbl-x8 Don't multiply the pbl/txpbl/rxpbl values by 8.
For core rev < 3.50, don't multiply the values by 4.
2016-02-29 14:27:28 +01:00
- snps,aal Address-Aligned Beats
2013-07-04 10:35:41 +01:00
- snps,fixed-burst Program the DMA to use the fixed burst mode
- snps,mixed-burst Program the DMA to use the mixed burst mode
2013-08-28 18:55:39 +08:00
- snps,force_thresh_dma_mode Force DMA to use the threshold mode for
both tx and rx
- snps,force_sf_dma_mode Force DMA to use the Store and Forward
mode for both tx and rx. This flag is
ignored if force_thresh_dma_mode is set.
2017-01-09 12:35:08 +00:00
- snps,en-tx-lpi-clockgating Enable gating of the MAC TX clock during
TX low-power mode
2014-07-31 15:49:15 -05:00
- snps,multicast-filter-bins: Number of multicast filter hash bins
supported by this device instance
- snps,perfect-filter-entries: Number of perfect filter entries supported
by this device instance
2016-06-24 15:16:26 +02:00
- snps,ps-speed: port selection speed that can be passed to the core when
PCS is supported. For example, this is used in case of SGMII
and MAC2MAC connection.
2016-12-07 13:41:06 +01:00
- snps,tso: this enables the TSO feature otherwise it will be managed by
MAC HW capability register. Only for GMAC4 and newer.
2016-02-29 14:27:28 +01:00
- AXI BUS Mode parameters: below the list of all the parameters to program the
AXI register inside the DMA module:
- snps,lpi_en: enable Low Power Interface
- snps,xit_frm: unlock on WoL
2016-04-25 01:24:15 +01:00
- snps,wr_osr_lmt: max write outstanding req. limit
- snps,rd_osr_lmt: max read outstanding req. limit
2016-02-29 14:27:28 +01:00
- snps,kbbe: do not cross 1KiB boundary.
- snps,blen: this is a vector of supported burst length.
- snps,fb: fixed-burst
- snps,mb: mixed-burst
- snps,rb: rebuild INCRx Burst
2015-12-14 11:31:59 +08:00
- mdio: with compatible = "snps,dwmac-mdio", create and register mdio bus.
2017-03-10 18:24:51 +00:00
- Multiple RX Queues parameters: below the list of all the parameters to
configure the multiple RX queues:
- snps,rx-queues-to-use: number of RX queues to be used in the driver
- Choose one of these RX scheduling algorithms:
- snps,rx-sched-sp: Strict priority
- snps,rx-sched-wsp: Weighted Strict priority
- For each RX queue
- Choose one of these modes:
- snps,dcb-algorithm: Queue to be enabled as DCB
- snps,avb-algorithm: Queue to be enabled as AVB
- snps,map-to-dma-channel: Channel to map
2017-03-17 16:11:07 +00:00
- Specifiy specific packet routing:
- snps,route-avcp: AV Untagged Control packets
- snps,route-ptp: PTP Packets
- snps,route-dcbcp: DCB Control Packets
- snps,route-up: Untagged Packets
- snps,route-multi-broad: Multicast & Broadcast Packets
2017-03-17 16:11:06 +00:00
- snps,priority: RX queue priority (Range: 0x0 to 0xF)
2017-03-10 18:24:51 +00:00
- Multiple TX Queues parameters: below the list of all the parameters to
configure the multiple TX queues:
- snps,tx-queues-to-use: number of TX queues to be used in the driver
- Choose one of these TX scheduling algorithms:
- snps,tx-sched-wrr: Weighted Round Robin
- snps,tx-sched-wfq: Weighted Fair Queuing
- snps,tx-sched-dwrr: Deficit Weighted Round Robin
- snps,tx-sched-sp: Strict priority
- For each TX queue
2017-03-10 18:24:59 +00:00
- snps,weight: TX queue weight (if using a DCB weight algorithm)
- Choose one of these modes:
- snps,dcb-algorithm: TX queue will be working in DCB
- snps,avb-algorithm: TX queue will be working in AVB
2017-03-31 14:22:02 +01:00
[Attention] Queue 0 is reserved for legacy traffic
and so no AVB is available in this queue.
2017-03-10 18:24:59 +00:00
- Configure Credit Base Shaper (if AVB Mode selected):
- snps,send_slope: enable Low Power Interface
- snps,idle_slope: unlock on WoL
- snps,high_credit: max write outstanding req. limit
- snps,low_credit: max read outstanding req. limit
2017-03-17 16:11:06 +00:00
- snps,priority: TX queue priority (Range: 0x0 to 0xF)
2012-03-13 04:56:37 +00:00
Examples:
2016-02-29 14:27:28 +01:00
stmmac_axi_setup: stmmac-axi-config {
snps,wr_osr_lmt = <0xf>;
snps,rd_osr_lmt = <0xf>;
snps,blen = <256 128 64 32 0 0 0>;
};
2017-03-10 18:24:51 +00:00
mtl_rx_setup: rx-queues-config {
snps,rx-queues-to-use = <1>;
snps,rx-sched-sp;
queue0 {
snps,dcb-algorithm;
snps,map-to-dma-channel = <0x0>;
2017-03-17 16:11:06 +00:00
snps,priority = <0x0>;
2017-03-10 18:24:51 +00:00
};
};
mtl_tx_setup: tx-queues-config {
2017-03-10 18:24:59 +00:00
snps,tx-queues-to-use = <2>;
2017-03-10 18:24:51 +00:00
snps,tx-sched-wrr;
queue0 {
snps,weight = <0x10>;
2017-03-10 18:24:59 +00:00
snps,dcb-algorithm;
2017-03-17 16:11:06 +00:00
snps,priority = <0x0>;
2017-03-10 18:24:59 +00:00
};
queue1 {
snps,avb-algorithm;
snps,send_slope = <0x1000>;
snps,idle_slope = <0x1000>;
snps,high_credit = <0x3E800>;
snps,low_credit = <0xFFC18000>;
2017-03-17 16:11:06 +00:00
snps,priority = <0x1>;
2017-03-10 18:24:51 +00:00
};
};
2012-03-13 04:56:37 +00:00
gmac0: ethernet@e0800000 {
compatible = "st,spear600-gmac";
reg = <0xe0800000 0x8000>;
interrupt-parent = <&vic1>;
2017-04-18 14:39:53 +02:00
interrupts = <24 23 22>;
interrupt-names = "macirq", "eth_wake_irq", "eth_lpi";
2012-03-13 04:56:37 +00:00
mac-address = [000000000000]; /* Filled in by U-Boot */
2014-01-20 05:39:00 -06:00
max-frame-size = <3800>;
2012-03-13 04:56:37 +00:00
phy-mode = "gmii";
2014-07-31 15:49:15 -05:00
snps,multicast-filter-bins = <256>;
snps,perfect-filter-entries = <128>;
2015-04-15 11:17:38 -05:00
rx-fifo-depth = <16384>;
tx-fifo-depth = <16384>;
2014-03-26 22:45:12 -05:00
clocks = <&clock>;
2014-08-18 23:59:28 +02:00
clock-names = "stmmaceth";
2016-02-29 14:27:28 +01:00
snps,axi-config = <&stmmac_axi_setup>;
2015-12-14 11:31:59 +08:00
mdio0 {
#address-cells = <1>;
#size-cells = <0>;
compatible = "snps,dwmac-mdio";
phy1: ethernet-phy@0 {
};
};
2017-03-10 18:24:51 +00:00
snps,mtl-rx-config = <&mtl_rx_setup>;
snps,mtl-tx-config = <&mtl_tx_setup>;
2012-03-13 04:56:37 +00:00
};