2013-07-24 14:15:29 +08:00
/*
2013-10-15 10:44:54 +08:00
* copyright ( c ) 2013 Freescale Semiconductor , Inc .
2013-07-24 14:15:29 +08:00
* Freescale IMX AHCI SATA platform driver
*
* based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
*
* This program is free software ; you can redistribute it and / or modify it
* under the terms and conditions of the GNU General Public License ,
* version 2 , as published by the Free Software Foundation .
*
* This program is distributed in the hope it will be useful , but WITHOUT
* ANY WARRANTY ; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE . See the GNU General Public License for
* more details .
*
* You should have received a copy of the GNU General Public License along with
* this program . If not , see < http : //www.gnu.org/licenses/>.
*/
# include <linux/kernel.h>
# include <linux/module.h>
# include <linux/platform_device.h>
# include <linux/regmap.h>
# include <linux/ahci_platform.h>
# include <linux/of_device.h>
# include <linux/mfd/syscon.h>
# include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
2013-10-15 10:44:54 +08:00
# include <linux/libata.h>
2013-07-24 14:15:29 +08:00
# include "ahci.h"
enum {
2013-10-15 10:44:54 +08:00
PORT_PHY_CTL = 0x178 , /* Port0 PHY Control */
PORT_PHY_CTL_PDDQ_LOC = 0x100000 , /* PORT_PHY_CTL bits */
HOST_TIMER1MS = 0xe0 , /* Timer 1-ms */
2013-07-24 14:15:29 +08:00
} ;
2013-11-25 09:47:02 +01:00
enum ahci_imx_type {
AHCI_IMX53 ,
AHCI_IMX6Q ,
} ;
2013-07-24 14:15:29 +08:00
struct imx_ahci_priv {
struct platform_device * ahci_pdev ;
2013-11-25 09:47:02 +01:00
enum ahci_imx_type type ;
2013-07-24 14:15:29 +08:00
struct clk * ahb_clk ;
struct regmap * gpr ;
2013-10-15 10:44:54 +08:00
bool no_device ;
bool first_time ;
} ;
static int ahci_imx_hotplug ;
module_param_named ( hotplug , ahci_imx_hotplug , int , 0644 ) ;
MODULE_PARM_DESC ( hotplug , " AHCI IMX hot-plug support (0=Don't support, 1=support) " ) ;
2014-02-22 16:53:37 +01:00
static void ahci_imx_host_stop ( struct ata_host * host ) ;
static int imx_sata_enable ( struct ahci_host_priv * hpriv )
2013-11-25 09:47:01 +01:00
{
2014-02-22 16:53:37 +01:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-11-25 09:47:01 +01:00
int ret ;
2014-02-22 16:53:37 +01:00
if ( imxpriv - > no_device )
return 0 ;
if ( hpriv - > target_pwr ) {
ret = regulator_enable ( hpriv - > target_pwr ) ;
if ( ret )
2013-11-25 09:47:02 +01:00
return ret ;
}
2014-02-22 16:53:37 +01:00
ret = ahci_platform_enable_clks ( hpriv ) ;
if ( ret < 0 )
goto disable_regulator ;
2013-11-25 09:47:01 +01:00
2013-11-25 09:47:02 +01:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
2014-02-22 16:53:37 +01:00
/*
* set PHY Paremeters , two steps to configure the GPR13 ,
* one write for rest of parameters , mask of first write
* is 0x07ffffff , and the other one write for setting
* the mpll_clk_en .
*/
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
IMX6Q_GPR13_SATA_SPD_MODE_MASK |
IMX6Q_GPR13_SATA_MPLL_SS_EN |
IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
IMX6Q_GPR13_SATA_TX_BOOST_MASK |
IMX6Q_GPR13_SATA_TX_LVL_MASK |
IMX6Q_GPR13_SATA_MPLL_CLK_EN |
IMX6Q_GPR13_SATA_TX_EDGE_RATE ,
IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB |
IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
IMX6Q_GPR13_SATA_MPLL_SS_EN |
IMX6Q_GPR13_SATA_TX_ATTEN_9_16 |
IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB |
IMX6Q_GPR13_SATA_TX_LVL_1_025_V ) ;
2013-11-25 09:47:02 +01:00
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ) ;
}
2013-11-25 09:47:01 +01:00
usleep_range ( 1000 , 2000 ) ;
return 0 ;
2013-11-25 09:47:02 +01:00
2014-02-22 16:53:37 +01:00
disable_regulator :
if ( hpriv - > target_pwr )
regulator_disable ( hpriv - > target_pwr ) ;
2013-11-25 09:47:02 +01:00
return ret ;
2013-11-25 09:47:01 +01:00
}
2014-02-22 16:53:37 +01:00
static void imx_sata_disable ( struct ahci_host_priv * hpriv )
2013-11-25 09:47:01 +01:00
{
2014-02-22 16:53:37 +01:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
if ( imxpriv - > no_device )
return ;
2013-11-25 09:47:01 +01:00
2013-11-25 09:47:02 +01:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
regmap_update_bits ( imxpriv - > gpr , IOMUXC_GPR13 ,
IMX6Q_GPR13_SATA_MPLL_CLK_EN ,
! IMX6Q_GPR13_SATA_MPLL_CLK_EN ) ;
}
2014-02-22 16:53:37 +01:00
ahci_platform_disable_clks ( hpriv ) ;
2013-11-25 09:47:02 +01:00
2014-02-22 16:53:37 +01:00
if ( hpriv - > target_pwr )
regulator_disable ( hpriv - > target_pwr ) ;
2013-11-25 09:47:01 +01:00
}
2013-10-15 10:44:54 +08:00
static void ahci_imx_error_handler ( struct ata_port * ap )
{
u32 reg_val ;
struct ata_device * dev ;
struct ata_host * host = dev_get_drvdata ( ap - > dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
void __iomem * mmio = hpriv - > mmio ;
2014-02-22 16:53:37 +01:00
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-10-15 10:44:54 +08:00
ahci_error_handler ( ap ) ;
if ( ! ( imxpriv - > first_time ) | | ahci_imx_hotplug )
return ;
imxpriv - > first_time = false ;
ata_for_each_dev ( dev , & ap - > link , ENABLED )
return ;
/*
* Disable link to save power . An imx ahci port can ' t be recovered
* without full reset once the pddq mode is enabled making it
* impossible to use as part of libata LPM .
*/
reg_val = readl ( mmio + PORT_PHY_CTL ) ;
writel ( reg_val | PORT_PHY_CTL_PDDQ_LOC , mmio + PORT_PHY_CTL ) ;
2014-02-22 16:53:37 +01:00
imx_sata_disable ( hpriv ) ;
2013-10-15 10:44:54 +08:00
imxpriv - > no_device = true ;
}
2013-12-03 10:25:37 -05:00
static int ahci_imx_softreset ( struct ata_link * link , unsigned int * class ,
2013-11-25 09:47:02 +01:00
unsigned long deadline )
{
struct ata_port * ap = link - > ap ;
2014-02-22 16:53:37 +01:00
struct ata_host * host = dev_get_drvdata ( ap - > dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
struct imx_ahci_priv * imxpriv = hpriv - > plat_data ;
2013-11-25 09:47:02 +01:00
int ret = - EIO ;
if ( imxpriv - > type = = AHCI_IMX53 )
ret = ahci_pmp_retry_srst_ops . softreset ( link , class , deadline ) ;
else if ( imxpriv - > type = = AHCI_IMX6Q )
ret = ahci_ops . softreset ( link , class , deadline ) ;
return ret ;
}
2013-10-15 10:44:54 +08:00
static struct ata_port_operations ahci_imx_ops = {
2014-02-22 16:53:37 +01:00
. inherits = & ahci_ops ,
. host_stop = ahci_imx_host_stop ,
2013-10-15 10:44:54 +08:00
. error_handler = ahci_imx_error_handler ,
2013-11-25 09:47:02 +01:00
. softreset = ahci_imx_softreset ,
2013-10-15 10:44:54 +08:00
} ;
static const struct ata_port_info ahci_imx_port_info = {
. flags = AHCI_FLAG_COMMON ,
. pio_mask = ATA_PIO4 ,
. udma_mask = ATA_UDMA6 ,
. port_ops = & ahci_imx_ops ,
2013-07-24 14:15:29 +08:00
} ;
static const struct of_device_id imx_ahci_of_match [ ] = {
2013-11-25 09:47:02 +01:00
{ . compatible = " fsl,imx53-ahci " , . data = ( void * ) AHCI_IMX53 } ,
{ . compatible = " fsl,imx6q-ahci " , . data = ( void * ) AHCI_IMX6Q } ,
2013-07-24 14:15:29 +08:00
{ } ,
} ;
MODULE_DEVICE_TABLE ( of , imx_ahci_of_match ) ;
static int imx_ahci_probe ( struct platform_device * pdev )
{
struct device * dev = & pdev - > dev ;
const struct of_device_id * of_id ;
2014-02-22 16:53:37 +01:00
struct ahci_host_priv * hpriv ;
2013-07-24 14:15:29 +08:00
struct imx_ahci_priv * imxpriv ;
2014-02-22 16:53:37 +01:00
unsigned int reg_val ;
2013-07-24 14:15:29 +08:00
int ret ;
2013-11-25 09:47:02 +01:00
of_id = of_match_device ( imx_ahci_of_match , dev ) ;
if ( ! of_id )
return - EINVAL ;
2013-07-24 14:15:29 +08:00
imxpriv = devm_kzalloc ( dev , sizeof ( * imxpriv ) , GFP_KERNEL ) ;
2014-02-22 16:53:37 +01:00
if ( ! imxpriv )
2013-07-24 14:15:29 +08:00
return - ENOMEM ;
2013-10-15 10:44:54 +08:00
imxpriv - > no_device = false ;
imxpriv - > first_time = true ;
2014-02-22 16:53:37 +01:00
imxpriv - > type = ( enum ahci_imx_type ) of_id - > data ;
2013-07-24 14:15:29 +08:00
imxpriv - > ahb_clk = devm_clk_get ( dev , " ahb " ) ;
if ( IS_ERR ( imxpriv - > ahb_clk ) ) {
dev_err ( dev , " can't get ahb clock. \n " ) ;
2014-02-22 16:53:37 +01:00
return PTR_ERR ( imxpriv - > ahb_clk ) ;
2013-07-24 14:15:29 +08:00
}
2014-02-22 16:53:37 +01:00
if ( imxpriv - > type = = AHCI_IMX6Q ) {
imxpriv - > gpr = syscon_regmap_lookup_by_compatible (
" fsl,imx6q-iomuxc-gpr " ) ;
if ( IS_ERR ( imxpriv - > gpr ) ) {
dev_err ( dev ,
" failed to find fsl,imx6q-iomux-gpr regmap \n " ) ;
return PTR_ERR ( imxpriv - > gpr ) ;
2013-11-25 09:47:02 +01:00
}
}
2014-02-22 16:53:37 +01:00
hpriv = ahci_platform_get_resources ( pdev ) ;
if ( IS_ERR ( hpriv ) )
return PTR_ERR ( hpriv ) ;
hpriv - > plat_data = imxpriv ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
ret = imx_sata_enable ( hpriv ) ;
if ( ret )
return ret ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
/*
* Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL ,
* and IP vendor specific register HOST_TIMER1MS .
* Configure CAP_SSS ( support stagered spin up ) .
* Implement the port0 .
* Get the ahb clock rate , and configure the TIMER1MS register .
*/
reg_val = readl ( hpriv - > mmio + HOST_CAP ) ;
if ( ! ( reg_val & HOST_CAP_SSS ) ) {
reg_val | = HOST_CAP_SSS ;
writel ( reg_val , hpriv - > mmio + HOST_CAP ) ;
}
reg_val = readl ( hpriv - > mmio + HOST_PORTS_IMPL ) ;
if ( ! ( reg_val & 0x1 ) ) {
reg_val | = 0x1 ;
writel ( reg_val , hpriv - > mmio + HOST_PORTS_IMPL ) ;
2013-07-24 14:15:29 +08:00
}
2014-02-22 16:53:37 +01:00
reg_val = clk_get_rate ( imxpriv - > ahb_clk ) / 1000 ;
writel ( reg_val , hpriv - > mmio + HOST_TIMER1MS ) ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
ret = ahci_platform_init_host ( pdev , hpriv , & ahci_imx_port_info , 0 , 0 ) ;
if ( ret )
imx_sata_disable ( hpriv ) ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
return ret ;
}
2013-11-25 09:47:02 +01:00
2014-02-22 16:53:37 +01:00
static void ahci_imx_host_stop ( struct ata_host * host )
{
struct ahci_host_priv * hpriv = host - > private_data ;
2013-11-25 09:47:01 +01:00
2014-02-22 16:53:37 +01:00
imx_sata_disable ( hpriv ) ;
}
2013-07-24 14:15:29 +08:00
2014-03-05 20:17:49 +01:00
# ifdef CONFIG_PM_SLEEP
2014-02-22 16:53:37 +01:00
static int imx_ahci_suspend ( struct device * dev )
{
struct ata_host * host = dev_get_drvdata ( dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
int ret ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
ret = ahci_platform_suspend_host ( dev ) ;
if ( ret )
2013-07-24 14:15:29 +08:00
return ret ;
2014-02-22 16:53:37 +01:00
imx_sata_disable ( hpriv ) ;
2013-07-24 14:15:29 +08:00
return 0 ;
}
2014-02-22 16:53:37 +01:00
static int imx_ahci_resume ( struct device * dev )
2013-07-24 14:15:29 +08:00
{
2014-02-22 16:53:37 +01:00
struct ata_host * host = dev_get_drvdata ( dev ) ;
struct ahci_host_priv * hpriv = host - > private_data ;
int ret ;
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
ret = imx_sata_enable ( hpriv ) ;
if ( ret )
return ret ;
return ahci_platform_resume_host ( dev ) ;
2013-07-24 14:15:29 +08:00
}
2014-03-05 20:17:49 +01:00
# endif
2013-07-24 14:15:29 +08:00
2014-02-22 16:53:37 +01:00
static SIMPLE_DEV_PM_OPS ( ahci_imx_pm_ops , imx_ahci_suspend , imx_ahci_resume ) ;
2013-07-24 14:15:29 +08:00
static struct platform_driver imx_ahci_driver = {
. probe = imx_ahci_probe ,
2014-02-22 16:53:37 +01:00
. remove = ata_platform_remove_one ,
2013-07-24 14:15:29 +08:00
. driver = {
. name = " ahci-imx " ,
. owner = THIS_MODULE ,
. of_match_table = imx_ahci_of_match ,
2014-02-22 16:53:37 +01:00
. pm = & ahci_imx_pm_ops ,
2013-07-24 14:15:29 +08:00
} ,
} ;
module_platform_driver ( imx_ahci_driver ) ;
MODULE_DESCRIPTION ( " Freescale i.MX AHCI SATA platform driver " ) ;
MODULE_AUTHOR ( " Richard Zhu <Hong-Xing.Zhu@freescale.com> " ) ;
MODULE_LICENSE ( " GPL " ) ;
MODULE_ALIAS ( " ahci:imx " ) ;