2012-02-10 13:12:21 +09:00
/*
* SAMSUNG EXYNOS5250 SoC device tree source
*
* Copyright (c) 2012 Samsung Electronics Co., Ltd.
* http://www.samsung.com
*
* SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
* EXYNOS5250 based board files can include this file and provide
* values for board specfic bindings.
*
* Note: This file does not include device nodes for all the controllers in
* EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
* additional nodes can be added to this file.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
2014-02-26 09:53:30 +09:00
#include <dt-bindings/clock/exynos5250.h>
2013-06-19 00:29:34 +09:00
#include "exynos5.dtsi"
2013-06-18 00:02:08 +09:00
#include "exynos5250-pinctrl.dtsi"
2012-02-10 13:12:21 +09:00
2014-03-21 04:31:30 +09:00
#include <dt-bindings/clock/exynos-audss-clk.h>
2012-02-10 13:12:21 +09:00
/ {
2014-03-21 02:17:22 +09:00
compatible = "samsung,exynos5250", "samsung,exynos5";
2012-02-10 13:12:21 +09:00
2012-07-14 10:45:36 +09:00
aliases {
spi0 = &spi_0;
spi1 = &spi_1;
spi2 = &spi_2;
2012-09-07 14:13:08 +09:00
gsc0 = &gsc_0;
gsc1 = &gsc_1;
gsc2 = &gsc_2;
gsc3 = &gsc_3;
2013-10-21 05:48:16 +09:00
mshc0 = &mmc_0;
mshc1 = &mmc_1;
mshc2 = &mmc_2;
mshc3 = &mmc_3;
2012-11-20 18:20:40 +09:00
i2c0 = &i2c_0;
i2c1 = &i2c_1;
i2c2 = &i2c_2;
i2c3 = &i2c_3;
i2c4 = &i2c_4;
i2c5 = &i2c_5;
i2c6 = &i2c_6;
i2c7 = &i2c_7;
i2c8 = &i2c_8;
2014-03-18 07:49:14 +09:00
i2c9 = &i2c_9;
2013-04-04 14:16:11 +09:00
pinctrl0 = &pinctrl_0;
pinctrl1 = &pinctrl_1;
pinctrl2 = &pinctrl_2;
pinctrl3 = &pinctrl_3;
2012-07-14 10:45:36 +09:00
};
2013-06-19 00:29:34 +09:00
cpus {
#address-cells = <1>;
#size-cells = <0>;
cpu@0 {
device_type = "cpu";
compatible = "arm,cortex-a15";
reg = <0>;
2013-12-12 06:54:34 +09:00
clock-frequency = <1700000000>;
2013-06-19 00:29:34 +09:00
};
cpu@1 {
device_type = "cpu";
compatible = "arm,cortex-a15";
reg = <1>;
2013-12-12 06:54:34 +09:00
clock-frequency = <1700000000>;
2013-06-19 00:29:34 +09:00
};
2012-07-14 10:45:36 +09:00
};
2014-05-13 07:13:44 +09:00
sysram@02020000 {
compatible = "mmio-sram";
reg = <0x02020000 0x30000>;
#address-cells = <1>;
#size-cells = <1>;
ranges = <0 0x02020000 0x30000>;
smp-sysram@0 {
compatible = "samsung,exynos4210-sysram";
reg = <0x0 0x1000>;
};
smp-sysram@2f000 {
compatible = "samsung,exynos4210-sysram-ns";
reg = <0x2f000 0x1000>;
};
};
2013-08-06 03:04:55 +09:00
pd_gsc: gsc-power-domain@10044000 {
2013-02-12 15:27:43 -08:00
compatible = "samsung,exynos4210-pd";
reg = <0x10044000 0x20>;
};
2013-08-06 03:04:55 +09:00
pd_mfc: mfc-power-domain@10044040 {
2013-02-12 15:27:43 -08:00
compatible = "samsung,exynos4210-pd";
reg = <0x10044040 0x20>;
};
2013-08-06 03:04:55 +09:00
clock: clock-controller@10010000 {
2013-03-09 17:11:33 +09:00
compatible = "samsung,exynos5250-clock";
reg = <0x10010000 0x30000>;
#clock-cells = <1>;
};
2013-06-18 00:02:21 +09:00
clock_audss: audss-clock-controller@3810000 {
compatible = "samsung,exynos5250-audss-clock";
reg = <0x03810000 0x0C>;
#clock-cells = <1>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
<&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>;
2013-09-25 14:12:50 -07:00
clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
2013-06-18 00:02:21 +09:00
};
2013-04-04 14:30:16 +09:00
timer {
compatible = "arm,armv7-timer";
interrupts = <1 13 0xf08>,
<1 14 0xf08>,
<1 11 0xf08>,
<1 10 0xf08>;
2013-09-18 15:41:53 +05:30
/* Unfortunately we need this since some versions of U-Boot
* on Exynos don't set the CNTFRQ register, so we need the
* value from DT.
*/
clock-frequency = <24000000>;
2012-02-10 13:12:21 +09:00
};
2013-03-09 16:12:35 +09:00
mct@101C0000 {
compatible = "samsung,exynos4210-mct";
reg = <0x101C0000 0x800>;
interrupt-controller;
#interrups-cells = <2>;
interrupt-parent = <&mct_map>;
interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
<4 0>, <5 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
2013-03-09 17:18:14 +09:00
clock-names = "fin_pll", "mct";
2013-03-09 16:12:35 +09:00
mct_map: mct-map {
#interrupt-cells = <2>;
#address-cells = <0>;
#size-cells = <0>;
interrupt-map = <0x0 0 &combiner 23 3>,
<0x1 0 &combiner 23 4>,
<0x2 0 &combiner 25 2>,
<0x3 0 &combiner 25 3>,
<0x4 0 &gic 0 120 0>,
<0x5 0 &gic 0 121 0>;
};
};
2012-12-12 14:03:59 +09:00
pmu {
compatible = "arm,cortex-a15-pmu";
interrupt-parent = <&combiner>;
interrupts = <1 2>, <22 4>;
};
2013-04-04 14:16:11 +09:00
pinctrl_0: pinctrl@11400000 {
compatible = "samsung,exynos5250-pinctrl";
reg = <0x11400000 0x1000>;
interrupts = <0 46 0>;
wakup_eint: wakeup-interrupt-controller {
compatible = "samsung,exynos4210-wakeup-eint";
interrupt-parent = <&gic>;
interrupts = <0 32 0>;
};
};
pinctrl_1: pinctrl@13400000 {
compatible = "samsung,exynos5250-pinctrl";
reg = <0x13400000 0x1000>;
interrupts = <0 45 0>;
};
pinctrl_2: pinctrl@10d10000 {
compatible = "samsung,exynos5250-pinctrl";
reg = <0x10d10000 0x1000>;
interrupts = <0 50 0>;
};
2013-06-12 13:53:44 +05:30
pinctrl_3: pinctrl@03860000 {
2013-04-04 14:16:11 +09:00
compatible = "samsung,exynos5250-pinctrl";
2013-06-12 13:53:44 +05:30
reg = <0x03860000 0x1000>;
2013-04-04 14:16:11 +09:00
interrupts = <0 47 0>;
};
2014-02-16 01:57:56 +09:00
pmu_system_controller: system-controller@10040000 {
compatible = "samsung,exynos5250-pmu", "syscon";
reg = <0x10040000 0x5000>;
2014-06-24 18:08:27 +02:00
clock-names = "clkout16";
clocks = <&clock CLK_FIN_PLL>;
#clock-cells = <1>;
2014-02-16 01:57:56 +09:00
};
2014-05-22 07:49:13 +09:00
sysreg_system_controller: syscon@10050000 {
compatible = "samsung,exynos5-sysreg", "syscon";
reg = <0x10050000 0x5000>;
};
2014-02-16 01:58:29 +09:00
watchdog@101D0000 {
compatible = "samsung,exynos5250-wdt";
reg = <0x101D0000 0x100>;
interrupts = <0 42 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_WDT>;
2013-03-09 17:18:14 +09:00
clock-names = "watchdog";
2014-02-16 01:58:29 +09:00
samsung,syscon-phandle = <&pmu_system_controller>;
2012-02-10 13:12:21 +09:00
};
2013-07-31 21:07:53 +09:00
g2d@10850000 {
compatible = "samsung,exynos5250-g2d";
reg = <0x10850000 0x1000>;
interrupts = <0 91 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_G2D>;
2013-07-31 21:07:53 +09:00
clock-names = "fimg2d";
};
2012-10-23 22:51:33 +09:00
codec@11000000 {
compatible = "samsung,mfc-v6";
reg = <0x11000000 0x10000>;
interrupts = <0 96 0>;
2013-02-12 15:27:43 -08:00
samsung,power-domain = <&pd_mfc>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_MFC>;
2013-08-19 04:43:01 +09:00
clock-names = "mfc";
2012-10-23 22:51:33 +09:00
};
2013-08-26 02:28:05 +09:00
rtc@101E0000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_RTC>;
2013-03-09 17:18:14 +09:00
clock-names = "rtc";
2014-02-24 08:47:28 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-10-29 21:23:29 +09:00
tmu@10060000 {
compatible = "samsung,exynos5250-tmu";
reg = <0x10060000 0x100>;
interrupts = <0 65 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_TMU>;
2013-03-09 17:18:14 +09:00
clock-names = "tmu_apbif";
2012-10-29 21:23:29 +09:00
};
2012-02-10 13:12:21 +09:00
serial@12C00000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
2013-03-09 17:18:14 +09:00
clock-names = "uart", "clk_uart_baud0";
2012-02-10 13:12:21 +09:00
};
serial@12C10000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
2013-03-09 17:18:14 +09:00
clock-names = "uart", "clk_uart_baud0";
2012-02-10 13:12:21 +09:00
};
serial@12C20000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
2013-03-09 17:18:14 +09:00
clock-names = "uart", "clk_uart_baud0";
2012-02-10 13:12:21 +09:00
};
serial@12C30000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
2013-03-09 17:18:14 +09:00
clock-names = "uart", "clk_uart_baud0";
2012-02-10 13:12:21 +09:00
};
2012-11-20 21:02:11 +09:00
sata@122F0000 {
2014-03-18 07:49:14 +09:00
compatible = "snps,dwc-ahci";
samsung,sata-freq = <66>;
2012-11-20 21:02:11 +09:00
reg = <0x122F0000 0x1ff>;
interrupts = <0 115 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>;
2013-03-09 17:18:14 +09:00
clock-names = "sata", "sclk_sata";
2014-03-18 07:49:14 +09:00
phys = <&sata_phy>;
phy-names = "sata-phy";
status = "disabled";
2012-11-20 21:02:11 +09:00
};
2014-03-18 07:49:14 +09:00
sata_phy: sata-phy@12170000 {
compatible = "samsung,exynos5250-sata-phy";
2012-11-20 21:02:11 +09:00
reg = <0x12170000 0x1ff>;
2014-05-23 02:38:47 +09:00
clocks = <&clock CLK_SATA_PHYCTRL>;
2014-03-18 07:49:14 +09:00
clock-names = "sata_phyctrl";
#phy-cells = <0>;
samsung,syscon-phandle = <&pmu_system_controller>;
status = "disabled";
2012-11-20 21:02:11 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_0: i2c@12C60000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12C60000 0x100>;
interrupts = <0 56 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C0>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c0_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_1: i2c@12C70000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12C70000 0x100>;
interrupts = <0 57 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C1>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c1_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_2: i2c@12C80000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12C80000 0x100>;
interrupts = <0 58 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C2>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c2_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_3: i2c@12C90000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12C90000 0x100>;
interrupts = <0 59 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C3>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c3_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_4: i2c@12CA0000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12CA0000 0x100>;
interrupts = <0 60 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C4>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c4_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_5: i2c@12CB0000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12CB0000 0x100>;
interrupts = <0 61 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C5>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c5_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_6: i2c@12CC0000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12CC0000 0x100>;
interrupts = <0 62 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C6>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c6_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_7: i2c@12CD0000 {
2012-02-10 13:12:21 +09:00
compatible = "samsung,s3c2440-i2c";
reg = <0x12CD0000 0x100>;
interrupts = <0 63 0>;
2012-05-15 23:47:53 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C7>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2c7_bus>;
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-10-29 21:51:42 +09:00
};
2012-11-20 18:20:40 +09:00
i2c_8: i2c@12CE0000 {
2012-10-29 21:51:42 +09:00
compatible = "samsung,s3c2440-hdmiphy-i2c";
reg = <0x12CE0000 0x1000>;
interrupts = <0 64 0>;
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2C_HDMI>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-11-21 11:30:32 -08:00
};
2014-03-18 07:49:14 +09:00
i2c_9: i2c@121D0000 {
2012-11-20 21:02:11 +09:00
compatible = "samsung,exynos5-sata-phy-i2c";
reg = <0x121D0000 0x100>;
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SATA_PHYI2C>;
2013-03-09 17:18:14 +09:00
clock-names = "i2c";
2013-12-21 08:33:23 +09:00
status = "disabled";
2012-02-10 13:12:21 +09:00
};
2012-07-14 10:45:36 +09:00
spi_0: spi@12d20000 {
compatible = "samsung,exynos4210-spi";
2013-12-21 08:31:30 +09:00
status = "disabled";
2012-07-14 10:45:36 +09:00
reg = <0x12d20000 0x100>;
interrupts = <0 66 0>;
2013-01-18 17:17:07 +05:30
dmas = <&pdma0 5
&pdma0 4>;
dma-names = "tx", "rx";
2012-07-14 10:45:36 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
2013-03-09 17:18:14 +09:00
clock-names = "spi", "spi_busclk0";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&spi0_bus>;
2012-07-14 10:45:36 +09:00
};
spi_1: spi@12d30000 {
compatible = "samsung,exynos4210-spi";
2013-12-21 08:31:30 +09:00
status = "disabled";
2012-07-14 10:45:36 +09:00
reg = <0x12d30000 0x100>;
interrupts = <0 67 0>;
2013-01-18 17:17:07 +05:30
dmas = <&pdma1 5
&pdma1 4>;
dma-names = "tx", "rx";
2012-07-14 10:45:36 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
2013-03-09 17:18:14 +09:00
clock-names = "spi", "spi_busclk0";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&spi1_bus>;
2012-07-14 10:45:36 +09:00
};
spi_2: spi@12d40000 {
compatible = "samsung,exynos4210-spi";
2013-12-21 08:31:30 +09:00
status = "disabled";
2012-07-14 10:45:36 +09:00
reg = <0x12d40000 0x100>;
interrupts = <0 68 0>;
2013-01-18 17:17:07 +05:30
dmas = <&pdma0 7
&pdma0 6>;
dma-names = "tx", "rx";
2012-07-14 10:45:36 +09:00
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
2013-03-09 17:18:14 +09:00
clock-names = "spi", "spi_busclk0";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&spi2_bus>;
2012-07-14 10:45:36 +09:00
};
2013-10-21 05:48:16 +09:00
mmc_0: mmc@12200000 {
2013-10-21 05:47:14 +09:00
compatible = "samsung,exynos5250-dw-mshc";
interrupts = <0 75 0>;
#address-cells = <1>;
#size-cells = <0>;
2012-09-26 09:02:59 +09:00
reg = <0x12200000 0x1000>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
2013-03-09 17:18:14 +09:00
clock-names = "biu", "ciu";
2013-10-21 05:48:11 +09:00
fifo-depth = <0x80>;
2013-10-21 05:48:06 +09:00
status = "disabled";
2012-09-26 09:02:59 +09:00
};
2013-10-21 05:48:16 +09:00
mmc_1: mmc@12210000 {
2013-10-21 05:47:14 +09:00
compatible = "samsung,exynos5250-dw-mshc";
interrupts = <0 76 0>;
#address-cells = <1>;
#size-cells = <0>;
2012-09-26 09:02:59 +09:00
reg = <0x12210000 0x1000>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
2013-03-09 17:18:14 +09:00
clock-names = "biu", "ciu";
2013-10-21 05:48:11 +09:00
fifo-depth = <0x80>;
2013-10-21 05:48:06 +09:00
status = "disabled";
2012-09-26 09:02:59 +09:00
};
2013-10-21 05:48:16 +09:00
mmc_2: mmc@12220000 {
2013-10-21 05:47:14 +09:00
compatible = "samsung,exynos5250-dw-mshc";
interrupts = <0 77 0>;
#address-cells = <1>;
#size-cells = <0>;
2012-09-26 09:02:59 +09:00
reg = <0x12220000 0x1000>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
2013-03-09 17:18:14 +09:00
clock-names = "biu", "ciu";
2013-10-21 05:48:11 +09:00
fifo-depth = <0x80>;
2013-10-21 05:48:06 +09:00
status = "disabled";
2012-09-26 09:02:59 +09:00
};
2013-10-21 05:48:16 +09:00
mmc_3: mmc@12230000 {
2012-09-26 09:02:59 +09:00
compatible = "samsung,exynos5250-dw-mshc";
reg = <0x12230000 0x1000>;
interrupts = <0 78 0>;
#address-cells = <1>;
#size-cells = <0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
2013-03-09 17:18:14 +09:00
clock-names = "biu", "ciu";
2013-10-21 05:48:11 +09:00
fifo-depth = <0x80>;
2013-10-21 05:48:06 +09:00
status = "disabled";
2012-09-26 09:02:59 +09:00
};
2013-01-18 17:17:06 +05:30
i2s0: i2s@03830000 {
2013-08-16 09:56:18 +05:30
compatible = "samsung,s5pv210-i2s";
2013-10-07 23:13:47 +09:00
status = "disabled";
2013-08-16 01:37:12 +01:00
reg = <0x03830000 0x100>;
2013-01-18 17:17:04 +05:30
dmas = <&pdma0 10
&pdma0 9
&pdma0 8>;
dma-names = "tx", "rx", "tx-sec";
2013-06-18 00:02:26 +09:00
clocks = <&clock_audss EXYNOS_I2S_BUS>,
<&clock_audss EXYNOS_I2S_BUS>,
<&clock_audss EXYNOS_SCLK_I2S>;
clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
2013-08-16 01:37:12 +01:00
samsung,idma-addr = <0x03000000>;
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2s0_bus>;
2013-01-18 17:17:04 +05:30
};
2013-01-18 17:17:06 +05:30
i2s1: i2s@12D60000 {
2013-08-16 09:56:18 +05:30
compatible = "samsung,s3c6410-i2s";
2013-10-07 23:13:47 +09:00
status = "disabled";
2013-08-16 01:37:12 +01:00
reg = <0x12D60000 0x100>;
dmas = <&pdma1 12
&pdma1 11>;
dma-names = "tx", "rx";
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>;
2013-06-18 00:02:26 +09:00
clock-names = "iis", "i2s_opclk0";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2s1_bus>;
2013-01-18 17:17:04 +05:30
};
2013-01-18 17:17:06 +05:30
i2s2: i2s@12D70000 {
2013-08-16 09:56:18 +05:30
compatible = "samsung,s3c6410-i2s";
2013-10-07 23:13:47 +09:00
status = "disabled";
2013-08-16 01:37:12 +01:00
reg = <0x12D70000 0x100>;
dmas = <&pdma0 12
&pdma0 11>;
dma-names = "tx", "rx";
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>;
2013-06-18 00:02:26 +09:00
clock-names = "iis", "i2s_opclk0";
2013-04-04 14:16:11 +09:00
pinctrl-names = "default";
pinctrl-0 = <&i2s2_bus>;
2013-01-18 17:17:04 +05:30
};
2013-04-10 19:38:36 +09:00
usb@12000000 {
compatible = "samsung,exynos5250-dwusb3";
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_USB3>;
2013-04-10 19:38:36 +09:00
clock-names = "usbdrd30";
#address-cells = <1>;
#size-cells = <1>;
ranges;
dwc3 {
compatible = "synopsys,dwc3";
reg = <0x12000000 0x10000>;
interrupts = <0 72 0>;
2014-05-16 06:38:15 +09:00
phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
phy-names = "usb2-phy", "usb3-phy";
2013-04-10 19:31:34 +09:00
};
};
2014-05-16 06:38:10 +09:00
usbdrd_phy: phy@12100000 {
compatible = "samsung,exynos5250-usbdrd-phy";
reg = <0x12100000 0x100>;
clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>;
clock-names = "phy", "ref";
samsung,pmu-syscon = <&pmu_system_controller>;
#phy-cells = <1>;
};
2013-02-12 15:24:15 -08:00
usb@12110000 {
compatible = "samsung,exynos4210-ehci";
reg = <0x12110000 0x100>;
interrupts = <0 71 0>;
2013-04-04 15:04:58 +09:00
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_USB2>;
2013-04-04 15:04:58 +09:00
clock-names = "usbhost";
2014-05-22 07:50:48 +09:00
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
phys = <&usb2_phy_gen 1>;
};
2013-02-12 15:24:15 -08:00
};
2013-02-12 15:24:19 -08:00
usb@12120000 {
compatible = "samsung,exynos4210-ohci";
reg = <0x12120000 0x100>;
interrupts = <0 71 0>;
2013-04-04 15:04:58 +09:00
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_USB2>;
2013-04-04 15:04:58 +09:00
clock-names = "usbhost";
2014-05-22 07:50:48 +09:00
#address-cells = <1>;
#size-cells = <0>;
port@0 {
reg = <0>;
phys = <&usb2_phy_gen 1>;
};
2013-02-12 15:24:19 -08:00
};
2014-05-22 07:50:48 +09:00
usb2_phy_gen: phy@12130000 {
compatible = "samsung,exynos5250-usb2-phy";
reg = <0x12130000 0x100>;
clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>;
clock-names = "phy", "ref";
#phy-cells = <1>;
samsung,sysreg-phandle = <&sysreg_system_controller>;
samsung,pmureg-phandle = <&pmu_system_controller>;
};
2013-12-19 02:41:02 +09:00
pwm: pwm@12dd0000 {
compatible = "samsung,exynos4210-pwm";
reg = <0x12dd0000 0x100>;
samsung,pwm-outputs = <0>, <1>, <2>, <3>;
#pwm-cells = <3>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_PWM>;
2013-12-19 02:41:02 +09:00
clock-names = "timers";
};
2012-02-10 13:12:21 +09:00
amba {
#address-cells = <1>;
#size-cells = <1>;
compatible = "arm,amba-bus";
interrupt-parent = <&gic>;
ranges;
pdma0: pdma@121A0000 {
compatible = "arm,pl330", "arm,primecell";
reg = <0x121A0000 0x1000>;
interrupts = <0 34 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_PDMA0>;
2013-03-09 17:18:14 +09:00
clock-names = "apb_pclk";
2013-02-14 09:10:08 +05:30
#dma-cells = <1>;
#dma-channels = <8>;
#dma-requests = <32>;
2012-02-10 13:12:21 +09:00
};
pdma1: pdma@121B0000 {
compatible = "arm,pl330", "arm,primecell";
reg = <0x121B0000 0x1000>;
interrupts = <0 35 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_PDMA1>;
2013-03-09 17:18:14 +09:00
clock-names = "apb_pclk";
2013-02-14 09:10:08 +05:30
#dma-cells = <1>;
#dma-channels = <8>;
#dma-requests = <32>;
2012-02-10 13:12:21 +09:00
};
2012-05-15 23:47:53 +09:00
mdma0: mdma@10800000 {
2012-02-10 13:12:21 +09:00
compatible = "arm,pl330", "arm,primecell";
reg = <0x10800000 0x1000>;
interrupts = <0 33 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_MDMA0>;
2013-03-09 17:18:14 +09:00
clock-names = "apb_pclk";
2013-02-14 09:10:08 +05:30
#dma-cells = <1>;
#dma-channels = <8>;
#dma-requests = <1>;
2012-02-10 13:12:21 +09:00
};
2012-05-15 23:47:53 +09:00
mdma1: mdma@11C10000 {
2012-02-10 13:12:21 +09:00
compatible = "arm,pl330", "arm,primecell";
reg = <0x11C10000 0x1000>;
interrupts = <0 124 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_MDMA1>;
2013-03-09 17:18:14 +09:00
clock-names = "apb_pclk";
2013-02-14 09:10:08 +05:30
#dma-cells = <1>;
#dma-channels = <8>;
#dma-requests = <1>;
2012-02-10 13:12:21 +09:00
};
};
2013-08-06 03:04:55 +09:00
gsc_0: gsc@13e00000 {
2012-09-07 14:13:08 +09:00
compatible = "samsung,exynos5-gsc";
reg = <0x13e00000 0x1000>;
interrupts = <0 85 0>;
2013-02-12 15:27:43 -08:00
samsung,power-domain = <&pd_gsc>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_GSCL0>;
2013-03-09 17:18:14 +09:00
clock-names = "gscl";
2012-09-07 14:13:08 +09:00
};
2013-08-06 03:04:55 +09:00
gsc_1: gsc@13e10000 {
2012-09-07 14:13:08 +09:00
compatible = "samsung,exynos5-gsc";
reg = <0x13e10000 0x1000>;
interrupts = <0 86 0>;
2013-02-12 15:27:43 -08:00
samsung,power-domain = <&pd_gsc>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_GSCL1>;
2013-03-09 17:18:14 +09:00
clock-names = "gscl";
2012-09-07 14:13:08 +09:00
};
2013-08-06 03:04:55 +09:00
gsc_2: gsc@13e20000 {
2012-09-07 14:13:08 +09:00
compatible = "samsung,exynos5-gsc";
reg = <0x13e20000 0x1000>;
interrupts = <0 87 0>;
2013-02-12 15:27:43 -08:00
samsung,power-domain = <&pd_gsc>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_GSCL2>;
2013-03-09 17:18:14 +09:00
clock-names = "gscl";
2012-09-07 14:13:08 +09:00
};
2013-08-06 03:04:55 +09:00
gsc_3: gsc@13e30000 {
2012-09-07 14:13:08 +09:00
compatible = "samsung,exynos5-gsc";
reg = <0x13e30000 0x1000>;
interrupts = <0 88 0>;
2013-02-12 15:27:43 -08:00
samsung,power-domain = <&pd_gsc>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_GSCL3>;
2013-03-09 17:18:14 +09:00
clock-names = "gscl";
2012-09-07 14:13:08 +09:00
};
2012-10-29 21:48:43 +09:00
hdmi {
2013-06-19 18:21:09 +05:30
compatible = "samsung,exynos4212-hdmi";
2012-12-27 10:35:51 -08:00
reg = <0x14530000 0x70000>;
2012-10-29 21:48:43 +09:00
interrupts = <0 95 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
<&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
<&clock CLK_MOUT_HDMI>;
2013-03-09 17:18:14 +09:00
clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
2013-10-08 06:49:46 +09:00
"sclk_hdmiphy", "mout_hdmi";
2014-05-23 02:45:42 +09:00
samsung,syscon-phandle = <&pmu_system_controller>;
2012-10-29 21:48:43 +09:00
};
2012-10-29 21:51:36 +09:00
mixer {
2013-06-19 18:21:09 +05:30
compatible = "samsung,exynos5250-mixer";
2012-10-29 21:51:36 +09:00
reg = <0x14450000 0x10000>;
interrupts = <0 94 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
2013-10-08 06:49:45 +09:00
clock-names = "mixer", "sclk_hdmi";
2012-10-29 21:51:36 +09:00
};
2013-02-12 11:11:58 -08:00
2013-08-14 17:15:00 +09:00
dp_phy: video-phy@10040720 {
compatible = "samsung,exynos5250-dp-video-phy";
reg = <0x10040720 4>;
#phy-cells = <0>;
};
dp-controller@145B0000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_DP>;
2013-06-10 17:04:40 +09:00
clock-names = "dp";
2013-08-14 17:15:00 +09:00
phys = <&dp_phy>;
phy-names = "dp";
2013-02-12 11:11:58 -08:00
};
2013-04-04 15:58:47 +09:00
2013-08-14 17:08:32 +09:00
fimd@14400000 {
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
2013-04-04 15:58:47 +09:00
clock-names = "sclk_fimd", "fimd";
};
2013-08-26 02:44:30 +09:00
adc: adc@12D10000 {
compatible = "samsung,exynos-adc-v1";
reg = <0x12D10000 0x100>, <0x10040718 0x4>;
interrupts = <0 106 0>;
2014-02-26 09:53:30 +09:00
clocks = <&clock CLK_ADC>;
2013-08-26 02:44:30 +09:00
clock-names = "adc";
#io-channel-cells = <1>;
io-channel-ranges;
status = "disabled";
};
2014-03-18 07:38:04 +09:00
sss@10830000 {
compatible = "samsung,exynos4210-secss";
reg = <0x10830000 0x10000>;
interrupts = <0 112 0>;
2014-05-23 02:38:47 +09:00
clocks = <&clock CLK_SSS>;
2014-03-18 07:38:04 +09:00
clock-names = "secss";
};
2012-02-10 13:12:21 +09:00
};