2013-06-19 13:54:11 +02:00
/*
* rcar_du_crtc . c - - R - Car Display Unit CRTCs
*
2014-02-06 18:13:52 +01:00
* Copyright ( C ) 2013 - 2014 Renesas Electronics Corporation
2013-06-19 13:54:11 +02:00
*
* Contact : Laurent Pinchart ( laurent . pinchart @ ideasonboard . com )
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*/
# include <linux/clk.h>
# include <linux/mutex.h>
# include <drm/drmP.h>
# include <drm/drm_crtc.h>
# include <drm/drm_crtc_helper.h>
# include <drm/drm_fb_cma_helper.h>
# include <drm/drm_gem_cma_helper.h>
# include "rcar_du_crtc.h"
# include "rcar_du_drv.h"
# include "rcar_du_kms.h"
# include "rcar_du_plane.h"
# include "rcar_du_regs.h"
static u32 rcar_du_crtc_read ( struct rcar_du_crtc * rcrtc , u32 reg )
{
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
return rcar_du_read ( rcdu , rcrtc - > mmio_offset + reg ) ;
}
static void rcar_du_crtc_write ( struct rcar_du_crtc * rcrtc , u32 reg , u32 data )
{
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
rcar_du_write ( rcdu , rcrtc - > mmio_offset + reg , data ) ;
}
static void rcar_du_crtc_clr ( struct rcar_du_crtc * rcrtc , u32 reg , u32 clr )
{
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
rcar_du_write ( rcdu , rcrtc - > mmio_offset + reg ,
rcar_du_read ( rcdu , rcrtc - > mmio_offset + reg ) & ~ clr ) ;
}
static void rcar_du_crtc_set ( struct rcar_du_crtc * rcrtc , u32 reg , u32 set )
{
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
rcar_du_write ( rcdu , rcrtc - > mmio_offset + reg ,
rcar_du_read ( rcdu , rcrtc - > mmio_offset + reg ) | set ) ;
}
static void rcar_du_crtc_clr_set ( struct rcar_du_crtc * rcrtc , u32 reg ,
u32 clr , u32 set )
{
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
u32 value = rcar_du_read ( rcdu , rcrtc - > mmio_offset + reg ) ;
rcar_du_write ( rcdu , rcrtc - > mmio_offset + reg , ( value & ~ clr ) | set ) ;
}
2013-06-14 14:15:01 +02:00
static int rcar_du_crtc_get ( struct rcar_du_crtc * rcrtc )
{
int ret ;
ret = clk_prepare_enable ( rcrtc - > clock ) ;
if ( ret < 0 )
return ret ;
2013-06-16 21:01:02 +02:00
ret = rcar_du_group_get ( rcrtc - > group ) ;
2013-06-14 14:15:01 +02:00
if ( ret < 0 )
clk_disable_unprepare ( rcrtc - > clock ) ;
return ret ;
}
static void rcar_du_crtc_put ( struct rcar_du_crtc * rcrtc )
{
2013-06-16 21:01:02 +02:00
rcar_du_group_put ( rcrtc - > group ) ;
2013-06-14 14:15:01 +02:00
clk_disable_unprepare ( rcrtc - > clock ) ;
}
2013-06-19 13:54:11 +02:00
static void rcar_du_crtc_set_display_timing ( struct rcar_du_crtc * rcrtc )
{
2013-06-16 21:01:02 +02:00
const struct drm_display_mode * mode = & rcrtc - > crtc . mode ;
2013-06-19 13:54:11 +02:00
unsigned long clk ;
u32 value ;
u32 div ;
/* Dot clock */
2013-06-14 14:15:01 +02:00
clk = clk_get_rate ( rcrtc - > clock ) ;
2013-06-19 13:54:11 +02:00
div = DIV_ROUND_CLOSEST ( clk , mode - > clock * 1000 ) ;
div = clamp ( div , 1U , 64U ) - 1 ;
2013-06-17 00:29:25 +02:00
rcar_du_group_write ( rcrtc - > group , rcrtc - > index % 2 ? ESCR2 : ESCR ,
ESCR_DCLKSEL_CLKS | div ) ;
rcar_du_group_write ( rcrtc - > group , rcrtc - > index % 2 ? OTAR2 : OTAR , 0 ) ;
2013-06-19 13:54:11 +02:00
/* Signal polarities */
value = ( ( mode - > flags & DRM_MODE_FLAG_PVSYNC ) ? 0 : DSMR_VSL )
| ( ( mode - > flags & DRM_MODE_FLAG_PHSYNC ) ? 0 : DSMR_HSL )
| DSMR_DIPM_DE ;
rcar_du_crtc_write ( rcrtc , DSMR , value ) ;
/* Display timings */
rcar_du_crtc_write ( rcrtc , HDSR , mode - > htotal - mode - > hsync_start - 19 ) ;
rcar_du_crtc_write ( rcrtc , HDER , mode - > htotal - mode - > hsync_start +
mode - > hdisplay - 19 ) ;
rcar_du_crtc_write ( rcrtc , HSWR , mode - > hsync_end -
mode - > hsync_start - 1 ) ;
rcar_du_crtc_write ( rcrtc , HCR , mode - > htotal - 1 ) ;
rcar_du_crtc_write ( rcrtc , VDSR , mode - > vtotal - mode - > vsync_end - 2 ) ;
rcar_du_crtc_write ( rcrtc , VDER , mode - > vtotal - mode - > vsync_end +
mode - > vdisplay - 2 ) ;
rcar_du_crtc_write ( rcrtc , VSPR , mode - > vtotal - mode - > vsync_end +
mode - > vsync_start - 1 ) ;
rcar_du_crtc_write ( rcrtc , VCR , mode - > vtotal - 1 ) ;
rcar_du_crtc_write ( rcrtc , DESR , mode - > htotal - mode - > hsync_start ) ;
rcar_du_crtc_write ( rcrtc , DEWR , mode - > hdisplay ) ;
}
2013-06-17 03:13:11 +02:00
void rcar_du_crtc_route_output ( struct drm_crtc * crtc ,
enum rcar_du_output output )
2013-06-19 13:54:11 +02:00
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
2013-06-17 03:13:11 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
/* Store the route from the CRTC output to the DU output. The DU will be
* configured when starting the CRTC .
*/
2013-06-17 03:13:11 +02:00
rcrtc - > outputs | = BIT ( output ) ;
2013-06-17 03:20:08 +02:00
/* Store RGB routing to DPAD0 for R8A7790. */
if ( rcar_du_has ( rcdu , RCAR_DU_FEATURE_DEFR8 ) & &
output = = RCAR_DU_OUTPUT_DPAD0 )
rcdu - > dpad0_source = rcrtc - > index ;
2013-06-19 13:54:11 +02:00
}
void rcar_du_crtc_update_planes ( struct drm_crtc * crtc )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
struct rcar_du_plane * planes [ RCAR_DU_NUM_HW_PLANES ] ;
unsigned int num_planes = 0 ;
unsigned int prio = 0 ;
unsigned int i ;
u32 dptsr = 0 ;
u32 dspr = 0 ;
2013-06-16 21:01:02 +02:00
for ( i = 0 ; i < ARRAY_SIZE ( rcrtc - > group - > planes . planes ) ; + + i ) {
struct rcar_du_plane * plane = & rcrtc - > group - > planes . planes [ i ] ;
2013-06-19 13:54:11 +02:00
unsigned int j ;
if ( plane - > crtc ! = & rcrtc - > crtc | | ! plane - > enabled )
continue ;
/* Insert the plane in the sorted planes array. */
for ( j = num_planes + + ; j > 0 ; - - j ) {
if ( planes [ j - 1 ] - > zpos < = plane - > zpos )
break ;
planes [ j ] = planes [ j - 1 ] ;
}
planes [ j ] = plane ;
prio + = plane - > format - > planes * 4 ;
}
for ( i = 0 ; i < num_planes ; + + i ) {
struct rcar_du_plane * plane = planes [ i ] ;
unsigned int index = plane - > hwindex ;
prio - = 4 ;
dspr | = ( index + 1 ) < < prio ;
dptsr | = DPTSR_PnDK ( index ) | DPTSR_PnTS ( index ) ;
if ( plane - > format - > planes = = 2 ) {
index = ( index + 1 ) % 8 ;
prio - = 4 ;
dspr | = ( index + 1 ) < < prio ;
dptsr | = DPTSR_PnDK ( index ) | DPTSR_PnTS ( index ) ;
}
}
/* Select display timing and dot clock generator 2 for planes associated
* with superposition controller 2.
*/
2013-06-17 00:29:25 +02:00
if ( rcrtc - > index % 2 ) {
u32 value = rcar_du_group_read ( rcrtc - > group , DPTSR ) ;
2013-06-19 13:54:11 +02:00
/* The DPTSR register is updated when the display controller is
* stopped . We thus need to restart the DU . Once again , sorry
* for the flicker . One way to mitigate the issue would be to
* pre - associate planes with CRTCs ( either with a fixed 4 / 4
* split , or through a module parameter ) . Flicker would then
* occur only if we need to break the pre - association .
*/
if ( value ! = dptsr ) {
2013-06-17 00:29:25 +02:00
rcar_du_group_write ( rcrtc - > group , DPTSR , dptsr ) ;
2013-06-16 21:01:02 +02:00
if ( rcrtc - > group - > used_crtcs )
rcar_du_group_restart ( rcrtc - > group ) ;
2013-06-19 13:54:11 +02:00
}
}
2013-06-17 00:29:25 +02:00
rcar_du_group_write ( rcrtc - > group , rcrtc - > index % 2 ? DS2PR : DS1PR ,
dspr ) ;
2013-06-19 13:54:11 +02:00
}
static void rcar_du_crtc_start ( struct rcar_du_crtc * rcrtc )
{
struct drm_crtc * crtc = & rcrtc - > crtc ;
unsigned int i ;
if ( rcrtc - > started )
return ;
if ( WARN_ON ( rcrtc - > plane - > format = = NULL ) )
return ;
/* Set display off and background to black */
rcar_du_crtc_write ( rcrtc , DOOR , DOOR_RGB ( 0 , 0 , 0 ) ) ;
rcar_du_crtc_write ( rcrtc , BPOR , BPOR_RGB ( 0 , 0 , 0 ) ) ;
/* Configure display timings and output routing */
rcar_du_crtc_set_display_timing ( rcrtc ) ;
2013-06-17 00:11:05 +02:00
rcar_du_group_set_routing ( rcrtc - > group ) ;
2013-06-19 13:54:11 +02:00
2013-06-16 21:01:02 +02:00
mutex_lock ( & rcrtc - > group - > planes . lock ) ;
2013-06-19 13:54:11 +02:00
rcrtc - > plane - > enabled = true ;
rcar_du_crtc_update_planes ( crtc ) ;
2013-06-16 21:01:02 +02:00
mutex_unlock ( & rcrtc - > group - > planes . lock ) ;
2013-06-19 13:54:11 +02:00
/* Setup planes. */
2013-06-16 21:01:02 +02:00
for ( i = 0 ; i < ARRAY_SIZE ( rcrtc - > group - > planes . planes ) ; + + i ) {
struct rcar_du_plane * plane = & rcrtc - > group - > planes . planes [ i ] ;
2013-06-19 13:54:11 +02:00
if ( plane - > crtc ! = crtc | | ! plane - > enabled )
continue ;
rcar_du_plane_setup ( plane ) ;
}
/* Select master sync mode. This enables display operation in master
* sync mode ( with the HSYNC and VSYNC signals configured as outputs and
* actively driven ) .
*/
rcar_du_crtc_clr_set ( rcrtc , DSYSR , DSYSR_TVM_MASK , DSYSR_TVM_MASTER ) ;
2013-06-16 21:01:02 +02:00
rcar_du_group_start_stop ( rcrtc - > group , true ) ;
2013-06-19 13:54:11 +02:00
rcrtc - > started = true ;
}
static void rcar_du_crtc_stop ( struct rcar_du_crtc * rcrtc )
{
struct drm_crtc * crtc = & rcrtc - > crtc ;
if ( ! rcrtc - > started )
return ;
2013-06-16 21:01:02 +02:00
mutex_lock ( & rcrtc - > group - > planes . lock ) ;
2013-06-19 13:54:11 +02:00
rcrtc - > plane - > enabled = false ;
rcar_du_crtc_update_planes ( crtc ) ;
2013-06-16 21:01:02 +02:00
mutex_unlock ( & rcrtc - > group - > planes . lock ) ;
2013-06-19 13:54:11 +02:00
/* Select switch sync mode. This stops display operation and configures
* the HSYNC and VSYNC signals as inputs .
*/
rcar_du_crtc_clr_set ( rcrtc , DSYSR , DSYSR_TVM_MASK , DSYSR_TVM_SWITCH ) ;
2013-06-16 21:01:02 +02:00
rcar_du_group_start_stop ( rcrtc - > group , false ) ;
2013-06-19 13:54:11 +02:00
rcrtc - > started = false ;
}
void rcar_du_crtc_suspend ( struct rcar_du_crtc * rcrtc )
{
rcar_du_crtc_stop ( rcrtc ) ;
2013-06-14 14:15:01 +02:00
rcar_du_crtc_put ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
}
void rcar_du_crtc_resume ( struct rcar_du_crtc * rcrtc )
{
if ( rcrtc - > dpms ! = DRM_MODE_DPMS_ON )
return ;
2013-06-14 14:15:01 +02:00
rcar_du_crtc_get ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
rcar_du_crtc_start ( rcrtc ) ;
}
static void rcar_du_crtc_update_base ( struct rcar_du_crtc * rcrtc )
{
struct drm_crtc * crtc = & rcrtc - > crtc ;
2014-04-01 15:22:40 -07:00
rcar_du_plane_compute_base ( rcrtc - > plane , crtc - > primary - > fb ) ;
2013-06-19 13:54:11 +02:00
rcar_du_plane_update_base ( rcrtc - > plane ) ;
}
static void rcar_du_crtc_dpms ( struct drm_crtc * crtc , int mode )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
if ( rcrtc - > dpms = = mode )
return ;
if ( mode = = DRM_MODE_DPMS_ON ) {
2013-06-14 14:15:01 +02:00
rcar_du_crtc_get ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
rcar_du_crtc_start ( rcrtc ) ;
} else {
rcar_du_crtc_stop ( rcrtc ) ;
2013-06-14 14:15:01 +02:00
rcar_du_crtc_put ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
}
rcrtc - > dpms = mode ;
}
static bool rcar_du_crtc_mode_fixup ( struct drm_crtc * crtc ,
const struct drm_display_mode * mode ,
struct drm_display_mode * adjusted_mode )
{
/* TODO Fixup modes */
return true ;
}
static void rcar_du_crtc_mode_prepare ( struct drm_crtc * crtc )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
/* We need to access the hardware during mode set, acquire a reference
2013-06-14 14:15:01 +02:00
* to the CRTC .
2013-06-19 13:54:11 +02:00
*/
2013-06-14 14:15:01 +02:00
rcar_du_crtc_get ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
/* Stop the CRTC and release the plane. Force the DPMS mode to off as a
* result .
*/
rcar_du_crtc_stop ( rcrtc ) ;
rcar_du_plane_release ( rcrtc - > plane ) ;
rcrtc - > dpms = DRM_MODE_DPMS_OFF ;
}
static int rcar_du_crtc_mode_set ( struct drm_crtc * crtc ,
struct drm_display_mode * mode ,
struct drm_display_mode * adjusted_mode ,
int x , int y ,
struct drm_framebuffer * old_fb )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rcrtc - > group - > dev ;
2013-06-19 13:54:11 +02:00
const struct rcar_du_format_info * format ;
int ret ;
2014-04-01 15:22:40 -07:00
format = rcar_du_format_info ( crtc - > primary - > fb - > pixel_format ) ;
2013-06-19 13:54:11 +02:00
if ( format = = NULL ) {
dev_dbg ( rcdu - > dev , " mode_set: unsupported format %08x \n " ,
2014-04-01 15:22:40 -07:00
crtc - > primary - > fb - > pixel_format ) ;
2013-06-19 13:54:11 +02:00
ret = - EINVAL ;
goto error ;
}
ret = rcar_du_plane_reserve ( rcrtc - > plane , format ) ;
if ( ret < 0 )
goto error ;
rcrtc - > plane - > format = format ;
rcrtc - > plane - > src_x = x ;
rcrtc - > plane - > src_y = y ;
rcrtc - > plane - > width = mode - > hdisplay ;
rcrtc - > plane - > height = mode - > vdisplay ;
2014-04-01 15:22:40 -07:00
rcar_du_plane_compute_base ( rcrtc - > plane , crtc - > primary - > fb ) ;
2013-06-19 13:54:11 +02:00
rcrtc - > outputs = 0 ;
return 0 ;
error :
/* There's no rollback/abort operation to clean up in case of error. We
2013-06-14 14:15:01 +02:00
* thus need to release the reference to the CRTC acquired in prepare ( )
2013-06-19 13:54:11 +02:00
* here .
*/
2013-06-14 14:15:01 +02:00
rcar_du_crtc_put ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
return ret ;
}
static void rcar_du_crtc_mode_commit ( struct drm_crtc * crtc )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
/* We're done, restart the CRTC and set the DPMS mode to on. The
* reference to the DU acquired at prepare ( ) time will thus be released
* by the DPMS handler ( possibly called by the disable ( ) handler ) .
*/
rcar_du_crtc_start ( rcrtc ) ;
rcrtc - > dpms = DRM_MODE_DPMS_ON ;
}
static int rcar_du_crtc_mode_set_base ( struct drm_crtc * crtc , int x , int y ,
struct drm_framebuffer * old_fb )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
rcrtc - > plane - > src_x = x ;
rcrtc - > plane - > src_y = y ;
2013-11-13 14:38:03 +01:00
rcar_du_crtc_update_base ( rcrtc ) ;
2013-06-19 13:54:11 +02:00
return 0 ;
}
static void rcar_du_crtc_disable ( struct drm_crtc * crtc )
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
rcar_du_crtc_dpms ( crtc , DRM_MODE_DPMS_OFF ) ;
rcar_du_plane_release ( rcrtc - > plane ) ;
}
static const struct drm_crtc_helper_funcs crtc_helper_funcs = {
. dpms = rcar_du_crtc_dpms ,
. mode_fixup = rcar_du_crtc_mode_fixup ,
. prepare = rcar_du_crtc_mode_prepare ,
. commit = rcar_du_crtc_mode_commit ,
. mode_set = rcar_du_crtc_mode_set ,
. mode_set_base = rcar_du_crtc_mode_set_base ,
. disable = rcar_du_crtc_disable ,
} ;
void rcar_du_crtc_cancel_page_flip ( struct rcar_du_crtc * rcrtc ,
struct drm_file * file )
{
struct drm_pending_vblank_event * event ;
struct drm_device * dev = rcrtc - > crtc . dev ;
unsigned long flags ;
/* Destroy the pending vertical blanking event associated with the
* pending page flip , if any , and disable vertical blanking interrupts .
*/
spin_lock_irqsave ( & dev - > event_lock , flags ) ;
event = rcrtc - > event ;
if ( event & & event - > base . file_priv = = file ) {
rcrtc - > event = NULL ;
event - > base . destroy ( & event - > base ) ;
drm_vblank_put ( dev , rcrtc - > index ) ;
}
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
}
static void rcar_du_crtc_finish_page_flip ( struct rcar_du_crtc * rcrtc )
{
struct drm_pending_vblank_event * event ;
struct drm_device * dev = rcrtc - > crtc . dev ;
unsigned long flags ;
spin_lock_irqsave ( & dev - > event_lock , flags ) ;
event = rcrtc - > event ;
rcrtc - > event = NULL ;
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
if ( event = = NULL )
return ;
spin_lock_irqsave ( & dev - > event_lock , flags ) ;
drm_send_vblank_event ( dev , rcrtc - > index , event ) ;
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
drm_vblank_put ( dev , rcrtc - > index ) ;
}
2013-06-14 14:15:01 +02:00
static irqreturn_t rcar_du_crtc_irq ( int irq , void * arg )
{
struct rcar_du_crtc * rcrtc = arg ;
irqreturn_t ret = IRQ_NONE ;
u32 status ;
status = rcar_du_crtc_read ( rcrtc , DSSR ) ;
rcar_du_crtc_write ( rcrtc , DSRCR , status & DSRCR_MASK ) ;
if ( status & DSSR_VBK ) {
drm_handle_vblank ( rcrtc - > crtc . dev , rcrtc - > index ) ;
rcar_du_crtc_finish_page_flip ( rcrtc ) ;
ret = IRQ_HANDLED ;
}
return ret ;
}
2013-06-19 13:54:11 +02:00
static int rcar_du_crtc_page_flip ( struct drm_crtc * crtc ,
struct drm_framebuffer * fb ,
2013-07-22 18:49:58 -07:00
struct drm_pending_vblank_event * event ,
uint32_t page_flip_flags )
2013-06-19 13:54:11 +02:00
{
struct rcar_du_crtc * rcrtc = to_rcar_crtc ( crtc ) ;
struct drm_device * dev = rcrtc - > crtc . dev ;
unsigned long flags ;
spin_lock_irqsave ( & dev - > event_lock , flags ) ;
if ( rcrtc - > event ! = NULL ) {
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
return - EBUSY ;
}
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
2014-04-01 15:22:40 -07:00
crtc - > primary - > fb = fb ;
2013-06-19 13:54:11 +02:00
rcar_du_crtc_update_base ( rcrtc ) ;
if ( event ) {
event - > pipe = rcrtc - > index ;
drm_vblank_get ( dev , rcrtc - > index ) ;
spin_lock_irqsave ( & dev - > event_lock , flags ) ;
rcrtc - > event = event ;
spin_unlock_irqrestore ( & dev - > event_lock , flags ) ;
}
return 0 ;
}
static const struct drm_crtc_funcs crtc_funcs = {
. destroy = drm_crtc_cleanup ,
. set_config = drm_crtc_helper_set_config ,
. page_flip = rcar_du_crtc_page_flip ,
} ;
2013-06-16 21:01:02 +02:00
int rcar_du_crtc_create ( struct rcar_du_group * rgrp , unsigned int index )
2013-06-19 13:54:11 +02:00
{
2013-06-17 00:29:25 +02:00
static const unsigned int mmio_offsets [ ] = {
DU0_REG_OFFSET , DU1_REG_OFFSET , DU2_REG_OFFSET
} ;
2013-06-16 21:01:02 +02:00
struct rcar_du_device * rcdu = rgrp - > dev ;
2013-06-14 14:15:01 +02:00
struct platform_device * pdev = to_platform_device ( rcdu - > dev ) ;
2013-06-19 13:54:11 +02:00
struct rcar_du_crtc * rcrtc = & rcdu - > crtcs [ index ] ;
struct drm_crtc * crtc = & rcrtc - > crtc ;
2013-06-14 14:15:01 +02:00
unsigned int irqflags ;
char clk_name [ 5 ] ;
char * name ;
int irq ;
2013-06-19 13:54:11 +02:00
int ret ;
2013-06-14 14:15:01 +02:00
/* Get the CRTC clock. */
if ( rcar_du_has ( rcdu , RCAR_DU_FEATURE_CRTC_IRQ_CLOCK ) ) {
sprintf ( clk_name , " du.%u " , index ) ;
name = clk_name ;
} else {
name = NULL ;
}
rcrtc - > clock = devm_clk_get ( rcdu - > dev , name ) ;
if ( IS_ERR ( rcrtc - > clock ) ) {
dev_err ( rcdu - > dev , " no clock for CRTC %u \n " , index ) ;
return PTR_ERR ( rcrtc - > clock ) ;
}
2013-06-16 21:01:02 +02:00
rcrtc - > group = rgrp ;
2013-06-17 00:29:25 +02:00
rcrtc - > mmio_offset = mmio_offsets [ index ] ;
2013-06-19 13:54:11 +02:00
rcrtc - > index = index ;
rcrtc - > dpms = DRM_MODE_DPMS_OFF ;
2013-06-17 00:29:25 +02:00
rcrtc - > plane = & rgrp - > planes . planes [ index % 2 ] ;
2013-06-19 13:54:11 +02:00
rcrtc - > plane - > crtc = crtc ;
ret = drm_crtc_init ( rcdu - > ddev , crtc , & crtc_funcs ) ;
if ( ret < 0 )
return ret ;
drm_crtc_helper_add ( crtc , & crtc_helper_funcs ) ;
2013-06-14 14:15:01 +02:00
/* Register the interrupt handler. */
if ( rcar_du_has ( rcdu , RCAR_DU_FEATURE_CRTC_IRQ_CLOCK ) ) {
irq = platform_get_irq ( pdev , index ) ;
irqflags = 0 ;
} else {
irq = platform_get_irq ( pdev , 0 ) ;
irqflags = IRQF_SHARED ;
}
if ( irq < 0 ) {
dev_err ( rcdu - > dev , " no IRQ for CRTC %u \n " , index ) ;
return ret ;
}
ret = devm_request_irq ( rcdu - > dev , irq , rcar_du_crtc_irq , irqflags ,
dev_name ( rcdu - > dev ) , rcrtc ) ;
if ( ret < 0 ) {
dev_err ( rcdu - > dev ,
" failed to register IRQ for CRTC %u \n " , index ) ;
return ret ;
}
2013-06-19 13:54:11 +02:00
return 0 ;
}
void rcar_du_crtc_enable_vblank ( struct rcar_du_crtc * rcrtc , bool enable )
{
if ( enable ) {
rcar_du_crtc_write ( rcrtc , DSRCR , DSRCR_VBCL ) ;
rcar_du_crtc_set ( rcrtc , DIER , DIER_VBE ) ;
} else {
rcar_du_crtc_clr ( rcrtc , DIER , DIER_VBE ) ;
}
}