2005-04-17 02:20:36 +04:00
/*
2014-01-01 19:35:32 +04:00
* This file is subject to the terms and conditions of the GNU General Public
* License . See the file " COPYING " in the main directory of this archive
* for more details .
*
2005-04-17 02:20:36 +04:00
* Carsten Langgaard , carstenl @ mips . com
* Copyright ( C ) 2000 , 2001 , 2004 MIPS Technologies , Inc .
* Copyright ( C ) 2001 Ralf Baechle
2013-10-31 00:52:10 +04:00
* Copyright ( C ) 2013 Imagination Technologies Ltd .
2005-04-17 02:20:36 +04:00
*
* Routines for generic manipulation of the interrupts found on the MIPS
2014-01-01 19:35:32 +04:00
* Malta board . The interrupt controller is located in the South Bridge
* a PIIX4 device with two internal 82 C95 interrupt controllers .
2005-04-17 02:20:36 +04:00
*/
# include <linux/init.h>
# include <linux/irq.h>
# include <linux/sched.h>
2009-06-19 17:05:26 +04:00
# include <linux/smp.h>
2005-04-17 02:20:36 +04:00
# include <linux/interrupt.h>
2008-01-24 19:52:49 +03:00
# include <linux/io.h>
2005-04-17 02:20:36 +04:00
# include <linux/kernel_stat.h>
2007-02-05 05:42:11 +03:00
# include <linux/kernel.h>
2005-04-17 02:20:36 +04:00
# include <linux/random.h>
2008-04-28 20:14:26 +04:00
# include <asm/traps.h>
2005-04-17 02:20:36 +04:00
# include <asm/i8259.h>
2005-07-14 19:57:16 +04:00
# include <asm/irq_cpu.h>
2006-10-15 12:17:43 +04:00
# include <asm/irq_regs.h>
2014-01-15 14:31:54 +04:00
# include <asm/mips-cm.h>
2005-04-17 02:20:36 +04:00
# include <asm/mips-boards/malta.h>
# include <asm/mips-boards/maltaint.h>
# include <asm/gt64120.h>
# include <asm/mips-boards/generic.h>
# include <asm/mips-boards/msc01_pci.h>
2005-07-14 19:57:16 +04:00
# include <asm/msc01_ic.h>
2008-04-28 20:14:26 +04:00
# include <asm/gic.h>
2012-03-28 21:30:02 +04:00
# include <asm/setup.h>
2013-10-31 00:52:10 +04:00
# include <asm/rtlx.h>
2008-04-28 20:14:26 +04:00
static unsigned long _msc01_biu_base ;
static unsigned int ipi_map [ NR_CPUS ] ;
2005-04-17 02:20:36 +04:00
2010-02-27 14:53:32 +03:00
static DEFINE_RAW_SPINLOCK ( mips_irq_lock ) ;
2005-04-17 02:20:36 +04:00
2014-07-17 12:20:58 +04:00
# ifdef CONFIG_MIPS_GIC_IPI
DECLARE_BITMAP ( ipi_ints , GIC_NUM_INTRS ) ;
# endif
2005-04-17 02:20:36 +04:00
static inline int mips_pcibios_iack ( void )
{
int irq ;
/*
* Determine highest priority pending interrupt by performing
* a PCI Interrupt Acknowledge cycle .
*/
2007-04-27 18:58:41 +04:00
switch ( mips_revision_sconid ) {
case MIPS_REVISION_SCON_SOCIT :
case MIPS_REVISION_SCON_ROCIT :
case MIPS_REVISION_SCON_SOCITSC :
case MIPS_REVISION_SCON_SOCITSCP :
2008-01-24 19:52:45 +03:00
MSC_READ ( MSC01_PCI_IACK , irq ) ;
2005-04-17 02:20:36 +04:00
irq & = 0xff ;
break ;
2007-04-27 18:58:41 +04:00
case MIPS_REVISION_SCON_GT64120 :
2005-04-17 02:20:36 +04:00
irq = GT_READ ( GT_PCI0_IACK_OFS ) ;
irq & = 0xff ;
break ;
2007-04-27 18:58:41 +04:00
case MIPS_REVISION_SCON_BONITO :
2005-04-17 02:20:36 +04:00
/* The following will generate a PCI IACK cycle on the
* Bonito controller . It ' s a little bit kludgy , but it
* was the easiest way to implement it in hardware at
* the given time .
*/
BONITO_PCIMAP_CFG = 0x20000 ;
/* Flush Bonito register block */
2011-03-29 13:48:22 +04:00
( void ) BONITO_PCIMAP_CFG ;
2013-01-22 15:59:30 +04:00
iob ( ) ; /* sync */
2005-04-17 02:20:36 +04:00
2009-07-10 12:53:54 +04:00
irq = __raw_readl ( ( u32 * ) _pcictrl_bonito_pcicfg ) ;
2013-01-22 15:59:30 +04:00
iob ( ) ; /* sync */
2005-04-17 02:20:36 +04:00
irq & = 0xff ;
BONITO_PCIMAP_CFG = 0 ;
break ;
default :
2014-01-01 19:35:32 +04:00
pr_emerg ( " Unknown system controller. \n " ) ;
2005-04-17 02:20:36 +04:00
return - 1 ;
}
return irq ;
}
2005-07-14 19:57:16 +04:00
static inline int get_int ( void )
2005-04-17 02:20:36 +04:00
{
unsigned long flags ;
2005-07-14 19:57:16 +04:00
int irq ;
2010-02-27 14:53:32 +03:00
raw_spin_lock_irqsave ( & mips_irq_lock , flags ) ;
2005-04-17 02:20:36 +04:00
2005-07-14 19:57:16 +04:00
irq = mips_pcibios_iack ( ) ;
2005-04-17 02:20:36 +04:00
/*
2005-08-16 19:44:06 +04:00
* The only way we can decide if an interrupt is spurious
* is by checking the 8259 registers . This needs a spinlock
* on an SMP system , so leave it up to the generic code . . .
2005-04-17 02:20:36 +04:00
*/
2010-02-27 14:53:32 +03:00
raw_spin_unlock_irqrestore ( & mips_irq_lock , flags ) ;
2005-04-17 02:20:36 +04:00
2005-07-14 19:57:16 +04:00
return irq ;
2005-04-17 02:20:36 +04:00
}
2006-10-07 22:44:33 +04:00
static void malta_hw0_irqdispatch ( void )
2005-04-17 02:20:36 +04:00
{
int irq ;
2005-07-14 19:57:16 +04:00
irq = get_int ( ) ;
2006-04-05 12:45:45 +04:00
if ( irq < 0 ) {
2008-01-24 19:52:54 +03:00
/* interrupt has already been cleared */
return ;
2006-04-05 12:45:45 +04:00
}
2005-04-17 02:20:36 +04:00
2006-10-07 22:44:33 +04:00
do_IRQ ( MALTA_INT_BASE + irq ) ;
2013-10-31 00:52:10 +04:00
2014-02-28 22:23:01 +04:00
# ifdef CONFIG_MIPS_VPE_APSP_API_MT
2013-10-31 00:52:10 +04:00
if ( aprp_hook )
aprp_hook ( ) ;
# endif
2005-04-17 02:20:36 +04:00
}
2008-04-28 20:14:26 +04:00
static void malta_ipi_irqdispatch ( void )
{
2014-07-17 12:20:58 +04:00
# ifdef CONFIG_MIPS_GIC_IPI
unsigned long irq ;
DECLARE_BITMAP ( pending , GIC_NUM_INTRS ) ;
2008-04-28 20:14:26 +04:00
2014-07-17 12:20:58 +04:00
gic_get_int_mask ( pending , ipi_ints ) ;
irq = find_first_bit ( pending , GIC_NUM_INTRS ) ;
2013-04-11 01:30:12 +04:00
2014-07-17 12:20:58 +04:00
while ( irq < GIC_NUM_INTRS ) {
do_IRQ ( MIPS_GIC_IRQ_BASE + irq ) ;
2008-04-28 20:14:26 +04:00
2014-07-17 12:20:58 +04:00
irq = find_next_bit ( pending , GIC_NUM_INTRS , irq + 1 ) ;
}
# endif
if ( gic_compare_int ( ) )
do_IRQ ( MIPS_GIC_IRQ_BASE ) ;
2008-04-28 20:14:26 +04:00
}
2006-10-07 22:44:33 +04:00
static void corehi_irqdispatch ( void )
2005-04-17 02:20:36 +04:00
{
2006-10-07 22:44:33 +04:00
unsigned int intedge , intsteer , pcicmd , pcibadaddr ;
2008-01-24 19:52:45 +03:00
unsigned int pcimstat , intisr , inten , intpol ;
2007-10-12 02:46:15 +04:00
unsigned int intrcause , datalo , datahi ;
2006-10-15 12:17:43 +04:00
struct pt_regs * regs = get_irq_regs ( ) ;
2005-04-17 02:20:36 +04:00
2014-01-01 19:35:32 +04:00
pr_emerg ( " CoreHI interrupt, shouldn't happen, we die here! \n " ) ;
pr_emerg ( " epc : %08lx \n Status: %08lx \n "
" Cause : %08lx \n badVaddr : %08lx \n " ,
regs - > cp0_epc , regs - > cp0_status ,
regs - > cp0_cause , regs - > cp0_badvaddr ) ;
2005-07-14 19:57:16 +04:00
/* Read all the registers and then print them as there is a
problem with interspersed printk ' s upsetting the Bonito controller .
Do it for the others too .
*/
2007-04-27 18:58:41 +04:00
switch ( mips_revision_sconid ) {
2008-01-24 19:52:45 +03:00
case MIPS_REVISION_SCON_SOCIT :
2007-04-27 18:58:41 +04:00
case MIPS_REVISION_SCON_ROCIT :
case MIPS_REVISION_SCON_SOCITSC :
case MIPS_REVISION_SCON_SOCITSCP :
2008-01-24 19:52:45 +03:00
ll_msc_irq ( ) ;
break ;
case MIPS_REVISION_SCON_GT64120 :
intrcause = GT_READ ( GT_INTRCAUSE_OFS ) ;
datalo = GT_READ ( GT_CPUERR_ADDRLO_OFS ) ;
datahi = GT_READ ( GT_CPUERR_ADDRHI_OFS ) ;
2014-01-01 19:35:32 +04:00
pr_emerg ( " GT_INTRCAUSE = %08x \n " , intrcause ) ;
pr_emerg ( " GT_CPUERR_ADDR = %02x%08x \n " ,
2008-01-24 19:52:42 +03:00
datahi , datalo ) ;
2008-01-24 19:52:45 +03:00
break ;
case MIPS_REVISION_SCON_BONITO :
pcibadaddr = BONITO_PCIBADADDR ;
pcimstat = BONITO_PCIMSTAT ;
intisr = BONITO_INTISR ;
inten = BONITO_INTEN ;
intpol = BONITO_INTPOL ;
intedge = BONITO_INTEDGE ;
intsteer = BONITO_INTSTEER ;
pcicmd = BONITO_PCICMD ;
2014-01-01 19:35:32 +04:00
pr_emerg ( " BONITO_INTISR = %08x \n " , intisr ) ;
pr_emerg ( " BONITO_INTEN = %08x \n " , inten ) ;
pr_emerg ( " BONITO_INTPOL = %08x \n " , intpol ) ;
pr_emerg ( " BONITO_INTEDGE = %08x \n " , intedge ) ;
pr_emerg ( " BONITO_INTSTEER = %08x \n " , intsteer ) ;
pr_emerg ( " BONITO_PCICMD = %08x \n " , pcicmd ) ;
pr_emerg ( " BONITO_PCIBADADDR = %08x \n " , pcibadaddr ) ;
pr_emerg ( " BONITO_PCIMSTAT = %08x \n " , pcimstat ) ;
2008-01-24 19:52:45 +03:00
break ;
}
2005-04-17 02:20:36 +04:00
2008-01-24 19:52:45 +03:00
die ( " CoreHi interrupt " , regs ) ;
2005-04-17 02:20:36 +04:00
}
2006-04-03 20:56:36 +04:00
static inline int clz ( unsigned long x )
{
2007-10-12 02:46:15 +04:00
__asm__ (
2006-04-03 20:56:36 +04:00
" .set push \n "
" .set mips32 \n "
" clz %0, %1 \n "
" .set pop \n "
: " =r " ( x )
: " r " ( x ) ) ;
return x ;
}
/*
* Version of ffs that only looks at bits 12. .15 .
*/
static inline unsigned int irq_ffs ( unsigned int pending )
{
# if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
return - clz ( pending ) + 31 - CAUSEB_IP ;
# else
unsigned int a0 = 7 ;
unsigned int t0 ;
2006-06-05 14:54:41 +04:00
t0 = pending & 0xf000 ;
2006-04-03 20:56:36 +04:00
t0 = t0 < 1 ;
t0 = t0 < < 2 ;
a0 = a0 - t0 ;
2006-06-05 14:54:41 +04:00
pending = pending < < t0 ;
2006-04-03 20:56:36 +04:00
2006-06-05 14:54:41 +04:00
t0 = pending & 0xc000 ;
2006-04-03 20:56:36 +04:00
t0 = t0 < 1 ;
t0 = t0 < < 1 ;
a0 = a0 - t0 ;
2006-06-05 14:54:41 +04:00
pending = pending < < t0 ;
2006-04-03 20:56:36 +04:00
2006-06-05 14:54:41 +04:00
t0 = pending & 0x8000 ;
2006-04-03 20:56:36 +04:00
t0 = t0 < 1 ;
2008-01-24 19:52:52 +03:00
/* t0 = t0 << 2; */
2006-04-03 20:56:36 +04:00
a0 = a0 - t0 ;
2008-01-24 19:52:52 +03:00
/* pending = pending << t0; */
2006-04-03 20:56:36 +04:00
return a0 ;
# endif
}
/*
* IRQs on the Malta board look basically ( barring software IRQs which we
* don ' t use at all and all external interrupt sources are combined together
* on hardware interrupt 0 ( MIPS IRQ 2 ) ) like :
*
* MIPS IRQ Source
2013-01-22 15:59:30 +04:00
* - - - - - - - - - - - - - -
* 0 Software ( ignored )
* 1 Software ( ignored )
* 2 Combined hardware interrupt ( hw0 )
* 3 Hardware ( ignored )
* 4 Hardware ( ignored )
* 5 Hardware ( ignored )
* 6 Hardware ( ignored )
* 7 R4k timer ( what we use )
2006-04-03 20:56:36 +04:00
*
* We handle the IRQ according to _our_ priority which is :
*
2013-01-22 15:59:30 +04:00
* Highest - - - - R4k Timer
* Lowest - - - - Combined hardware interrupt
2006-04-03 20:56:36 +04:00
*
* then we just return , if multiple IRQs are pending then we will just take
* another exception , big deal .
*/
2006-10-07 22:44:33 +04:00
asmlinkage void plat_irq_dispatch ( void )
2006-04-03 20:56:36 +04:00
{
unsigned int pending = read_c0_cause ( ) & read_c0_status ( ) & ST0_IM ;
int irq ;
2012-09-17 03:23:21 +04:00
if ( unlikely ( ! pending ) ) {
spurious_interrupt ( ) ;
return ;
}
2006-04-03 20:56:36 +04:00
irq = irq_ffs ( pending ) ;
if ( irq = = MIPSCPU_INT_I8259A )
2006-10-07 22:44:33 +04:00
malta_hw0_irqdispatch ( ) ;
2008-04-28 20:14:26 +04:00
else if ( gic_present & & ( ( 1 < < irq ) & ipi_map [ smp_processor_id ( ) ] ) )
malta_ipi_irqdispatch ( ) ;
2006-04-03 20:56:36 +04:00
else
2012-09-17 03:23:21 +04:00
do_IRQ ( MIPS_CPU_IRQ_BASE + irq ) ;
2006-04-03 20:56:36 +04:00
}
2008-04-28 20:14:26 +04:00
# ifdef CONFIG_MIPS_MT_SMP
# define MIPS_CPU_IPI_RESCHED_IRQ 0 /* SW int 0 for resched */
# define C_RESCHED C_SW0
# define MIPS_CPU_IPI_CALL_IRQ 1 /* SW int 1 for resched */
# define C_CALL C_SW1
static int cpu_ipi_resched_irq , cpu_ipi_call_irq ;
static void ipi_resched_dispatch ( void )
{
do_IRQ ( MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ ) ;
}
static void ipi_call_dispatch ( void )
{
do_IRQ ( MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ ) ;
}
2014-03-24 14:19:32 +04:00
# endif /* CONFIG_MIPS_MT_SMP */
# ifdef CONFIG_MIPS_GIC_IPI
# define GIC_MIPS_CPU_IPI_RESCHED_IRQ 3
# define GIC_MIPS_CPU_IPI_CALL_IRQ 4
2008-04-28 20:14:26 +04:00
static irqreturn_t ipi_resched_interrupt ( int irq , void * dev_id )
{
2014-02-28 22:23:01 +04:00
# ifdef CONFIG_MIPS_VPE_APSP_API_CMP
2013-10-31 00:52:10 +04:00
if ( aprp_hook )
aprp_hook ( ) ;
# endif
2011-04-05 19:23:39 +04:00
scheduler_ipi ( ) ;
2008-04-28 20:14:26 +04:00
return IRQ_HANDLED ;
}
static irqreturn_t ipi_call_interrupt ( int irq , void * dev_id )
{
smp_call_function_interrupt ( ) ;
return IRQ_HANDLED ;
}
static struct irqaction irq_resched = {
. handler = ipi_resched_interrupt ,
2011-11-22 18:38:03 +04:00
. flags = IRQF_PERCPU ,
2008-04-28 20:14:26 +04:00
. name = " IPI_resched "
} ;
static struct irqaction irq_call = {
. handler = ipi_call_interrupt ,
2011-11-22 18:38:03 +04:00
. flags = IRQF_PERCPU ,
2008-04-28 20:14:26 +04:00
. name = " IPI_call "
} ;
2014-03-24 14:19:32 +04:00
# endif /* CONFIG_MIPS_GIC_IPI */
2009-06-18 03:22:25 +04:00
static int gic_resched_int_base ;
static int gic_call_int_base ;
# define GIC_RESCHED_INT(cpu) (gic_resched_int_base+(cpu))
# define GIC_CALL_INT(cpu) (gic_call_int_base+(cpu))
2009-06-18 03:22:53 +04:00
unsigned int plat_ipi_call_int_xlate ( unsigned int cpu )
{
return GIC_CALL_INT ( cpu ) ;
}
unsigned int plat_ipi_resched_int_xlate ( unsigned int cpu )
{
return GIC_RESCHED_INT ( cpu ) ;
}
2008-04-28 20:14:26 +04:00
2005-07-14 19:57:16 +04:00
static struct irqaction i8259irq = {
. handler = no_action ,
2011-07-23 16:41:24 +04:00
. name = " XT-PIC cascade " ,
. flags = IRQF_NO_THREAD ,
2005-07-14 19:57:16 +04:00
} ;
static struct irqaction corehi_irqaction = {
. handler = no_action ,
2011-07-23 16:41:24 +04:00
. name = " CoreHi " ,
. flags = IRQF_NO_THREAD ,
2005-07-14 19:57:16 +04:00
} ;
2014-01-01 19:35:32 +04:00
static msc_irqmap_t msc_irqmap [ ] __initdata = {
2005-07-14 19:57:16 +04:00
{ MSC01C_INT_TMR , MSC01_IRQ_EDGE , 0 } ,
{ MSC01C_INT_PCI , MSC01_IRQ_LEVEL , 0 } ,
} ;
2014-01-01 19:35:32 +04:00
static int msc_nr_irqs __initdata = ARRAY_SIZE ( msc_irqmap ) ;
2005-07-14 19:57:16 +04:00
2014-01-01 19:35:32 +04:00
static msc_irqmap_t msc_eicirqmap [ ] __initdata = {
2005-07-14 19:57:16 +04:00
{ MSC01E_INT_SW0 , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_SW1 , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_I8259A , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_SMI , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_COREHI , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_CORELO , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_TMR , MSC01_IRQ_EDGE , 0 } ,
{ MSC01E_INT_PCI , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_PERFCTR , MSC01_IRQ_LEVEL , 0 } ,
{ MSC01E_INT_CPUCTR , MSC01_IRQ_LEVEL , 0 }
} ;
2008-04-28 20:14:26 +04:00
2014-01-01 19:35:32 +04:00
static int msc_nr_eicirqs __initdata = ARRAY_SIZE ( msc_eicirqmap ) ;
2005-07-14 19:57:16 +04:00
2008-04-28 20:14:26 +04:00
/*
* This GIC specific tabular array defines the association between External
* Interrupts and CPUs / Core Interrupts . The nature of the External
* Interrupts is also defined here - polarity / trigger .
*/
2009-07-10 12:54:09 +04:00
# define GIC_CPU_NMI GIC_MAP_TO_NMI_MSK
2010-09-17 20:07:48 +04:00
# define X GIC_UNUSED
2009-06-18 03:22:25 +04:00
static struct gic_intr_map gic_intr_map [ GIC_NUM_INTRS ] = {
2009-07-10 12:54:09 +04:00
{ X , X , X , X , 0 } ,
2013-01-22 15:59:30 +04:00
{ X , X , X , X , 0 } ,
2009-07-10 12:54:09 +04:00
{ X , X , X , X , 0 } ,
{ 0 , GIC_CPU_INT0 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT1 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT2 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT3 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT4 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT3 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_INT3 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ X , X , X , X , 0 } ,
{ X , X , X , X , 0 } ,
{ 0 , GIC_CPU_INT3 , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_NMI , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
{ 0 , GIC_CPU_NMI , GIC_POL_POS , GIC_TRIG_LEVEL , GIC_FLAG_TRANSPARENT } ,
2013-01-22 15:59:30 +04:00
{ X , X , X , X , 0 } ,
2009-07-10 12:54:09 +04:00
/* The remainder of this table is initialised by fill_ipi_map */
2008-04-28 20:14:26 +04:00
} ;
2010-09-17 20:07:48 +04:00
# undef X
2008-04-28 20:14:26 +04:00
2014-03-24 14:19:32 +04:00
# ifdef CONFIG_MIPS_GIC_IPI
2009-06-18 03:22:25 +04:00
static void __init fill_ipi_map1 ( int baseintr , int cpu , int cpupin )
{
int intr = baseintr + cpu ;
gic_intr_map [ intr ] . cpunum = cpu ;
gic_intr_map [ intr ] . pin = cpupin ;
gic_intr_map [ intr ] . polarity = GIC_POL_POS ;
gic_intr_map [ intr ] . trigtype = GIC_TRIG_EDGE ;
2014-07-17 12:20:55 +04:00
gic_intr_map [ intr ] . flags = 0 ;
2009-06-18 03:22:25 +04:00
ipi_map [ cpu ] | = ( 1 < < ( cpupin + 2 ) ) ;
2014-07-17 12:20:58 +04:00
bitmap_set ( ipi_ints , intr , 1 ) ;
2009-06-18 03:22:25 +04:00
}
2008-06-18 11:18:21 +04:00
static void __init fill_ipi_map ( void )
2008-04-28 20:14:26 +04:00
{
2009-06-18 03:22:25 +04:00
int cpu ;
2008-04-28 20:14:26 +04:00
2013-10-30 18:27:48 +04:00
for ( cpu = 0 ; cpu < nr_cpu_ids ; cpu + + ) {
2009-06-18 03:22:25 +04:00
fill_ipi_map1 ( gic_resched_int_base , cpu , GIC_CPU_INT1 ) ;
fill_ipi_map1 ( gic_call_int_base , cpu , GIC_CPU_INT2 ) ;
2008-04-28 20:14:26 +04:00
}
}
2008-06-18 11:18:21 +04:00
# endif
2008-04-28 20:14:26 +04:00
2009-07-10 12:54:09 +04:00
void __init arch_init_ipiirq ( int irq , struct irqaction * action )
{
setup_irq ( irq , action ) ;
2011-03-27 17:19:28 +04:00
irq_set_handler ( irq , handle_percpu_irq ) ;
2009-07-10 12:54:09 +04:00
}
2005-04-17 02:20:36 +04:00
void __init arch_init_irq ( void )
{
init_i8259_irqs ( ) ;
2005-07-14 19:57:16 +04:00
if ( ! cpu_has_veic )
2007-01-07 20:14:29 +03:00
mips_cpu_irq_init ( ) ;
2005-07-14 19:57:16 +04:00
2014-01-15 14:31:54 +04:00
if ( mips_cm_present ( ) ) {
write_gcr_gic_base ( GIC_BASE_ADDR | CM_GCR_GIC_BASE_GICEN_MSK ) ;
2008-04-28 20:14:26 +04:00
gic_present = 1 ;
} else {
2009-07-10 12:54:25 +04:00
if ( mips_revision_sconid = = MIPS_REVISION_SCON_ROCIT ) {
_msc01_biu_base = ( unsigned long )
ioremap_nocache ( MSC01_BIU_REG_BASE ,
MSC01_BIU_ADDRSPACE_SZ ) ;
gic_present = ( REG ( _msc01_biu_base , MSC01_SC_CFG ) &
MSC01_SC_CFG_GICPRES_MSK ) > >
MSC01_SC_CFG_GICPRES_SHF ;
}
2008-04-28 20:14:26 +04:00
}
if ( gic_present )
2009-07-10 12:54:09 +04:00
pr_debug ( " GIC present \n " ) ;
2008-04-28 20:14:26 +04:00
2008-01-24 19:52:45 +03:00
switch ( mips_revision_sconid ) {
case MIPS_REVISION_SCON_SOCIT :
case MIPS_REVISION_SCON_ROCIT :
2007-05-08 17:05:39 +04:00
if ( cpu_has_veic )
2008-01-24 19:52:47 +03:00
init_msc_irqs ( MIPS_MSC01_IC_REG_BASE ,
MSC01E_INT_BASE , msc_eicirqmap ,
msc_nr_eicirqs ) ;
2007-05-08 17:05:39 +04:00
else
2008-01-24 19:52:47 +03:00
init_msc_irqs ( MIPS_MSC01_IC_REG_BASE ,
MSC01C_INT_BASE , msc_irqmap ,
msc_nr_irqs ) ;
2007-05-08 17:05:39 +04:00
break ;
2008-01-24 19:52:45 +03:00
case MIPS_REVISION_SCON_SOCITSC :
case MIPS_REVISION_SCON_SOCITSCP :
2005-07-14 19:57:16 +04:00
if ( cpu_has_veic )
2008-01-24 19:52:47 +03:00
init_msc_irqs ( MIPS_SOCITSC_IC_REG_BASE ,
MSC01E_INT_BASE , msc_eicirqmap ,
msc_nr_eicirqs ) ;
2005-07-14 19:57:16 +04:00
else
2008-01-24 19:52:47 +03:00
init_msc_irqs ( MIPS_SOCITSC_IC_REG_BASE ,
MSC01C_INT_BASE , msc_irqmap ,
msc_nr_irqs ) ;
2005-07-14 19:57:16 +04:00
}
if ( cpu_has_veic ) {
2007-10-12 02:46:15 +04:00
set_vi_handler ( MSC01E_INT_I8259A , malta_hw0_irqdispatch ) ;
set_vi_handler ( MSC01E_INT_COREHI , corehi_irqdispatch ) ;
setup_irq ( MSC01E_INT_BASE + MSC01E_INT_I8259A , & i8259irq ) ;
setup_irq ( MSC01E_INT_BASE + MSC01E_INT_COREHI , & corehi_irqaction ) ;
2008-01-24 19:52:51 +03:00
} else if ( cpu_has_vint ) {
2007-10-12 02:46:15 +04:00
set_vi_handler ( MIPSCPU_INT_I8259A , malta_hw0_irqdispatch ) ;
set_vi_handler ( MIPSCPU_INT_COREHI , corehi_irqdispatch ) ;
setup_irq ( MIPS_CPU_IRQ_BASE + MIPSCPU_INT_I8259A , & i8259irq ) ;
2008-01-24 19:52:47 +03:00
setup_irq ( MIPS_CPU_IRQ_BASE + MIPSCPU_INT_COREHI ,
& corehi_irqaction ) ;
2008-01-24 19:52:51 +03:00
} else {
2007-10-12 02:46:15 +04:00
setup_irq ( MIPS_CPU_IRQ_BASE + MIPSCPU_INT_I8259A , & i8259irq ) ;
2008-01-24 19:52:47 +03:00
setup_irq ( MIPS_CPU_IRQ_BASE + MIPSCPU_INT_COREHI ,
& corehi_irqaction ) ;
2005-07-14 19:57:16 +04:00
}
2008-04-28 20:14:26 +04:00
if ( gic_present ) {
/* FIXME */
int i ;
2014-03-24 14:19:32 +04:00
# if defined(CONFIG_MIPS_GIC_IPI)
2013-10-30 18:27:48 +04:00
gic_call_int_base = GIC_NUM_INTRS -
( NR_CPUS - nr_cpu_ids ) * 2 - nr_cpu_ids ;
gic_resched_int_base = gic_call_int_base - nr_cpu_ids ;
2008-04-28 20:14:26 +04:00
fill_ipi_map ( ) ;
2009-07-10 12:54:09 +04:00
# endif
gic_init ( GIC_BASE_ADDR , GIC_ADDRSPACE_SZ , gic_intr_map ,
ARRAY_SIZE ( gic_intr_map ) , MIPS_GIC_IRQ_BASE ) ;
2014-01-15 14:31:54 +04:00
if ( ! mips_cm_present ( ) ) {
2008-04-28 20:14:26 +04:00
/* Enable the GIC */
i = REG ( _msc01_biu_base , MSC01_SC_CFG ) ;
REG ( _msc01_biu_base , MSC01_SC_CFG ) =
( i | ( 0x1 < < MSC01_SC_CFG_GICENA_SHF ) ) ;
pr_debug ( " GIC Enabled \n " ) ;
}
2014-03-24 14:19:32 +04:00
# if defined(CONFIG_MIPS_GIC_IPI)
2008-04-28 20:14:26 +04:00
/* set up ipi interrupts */
if ( cpu_has_vint ) {
set_vi_handler ( MIPSCPU_INT_IPI0 , malta_ipi_irqdispatch ) ;
set_vi_handler ( MIPSCPU_INT_IPI1 , malta_ipi_irqdispatch ) ;
}
/* Argh.. this really needs sorting out.. */
2014-01-01 19:35:32 +04:00
pr_info ( " CPU%d: status register was %08x \n " ,
smp_processor_id ( ) , read_c0_status ( ) ) ;
2008-04-28 20:14:26 +04:00
write_c0_status ( read_c0_status ( ) | STATUSF_IP3 | STATUSF_IP4 ) ;
2014-01-01 19:35:32 +04:00
pr_info ( " CPU%d: status register now %08x \n " ,
smp_processor_id ( ) , read_c0_status ( ) ) ;
2008-04-28 20:14:26 +04:00
write_c0_status ( 0x1100dc00 ) ;
2014-01-01 19:35:32 +04:00
pr_info ( " CPU%d: status register frc %08x \n " ,
smp_processor_id ( ) , read_c0_status ( ) ) ;
2013-10-30 18:27:48 +04:00
for ( i = 0 ; i < nr_cpu_ids ; i + + ) {
2009-07-10 12:54:09 +04:00
arch_init_ipiirq ( MIPS_GIC_IRQ_BASE +
GIC_RESCHED_INT ( i ) , & irq_resched ) ;
arch_init_ipiirq ( MIPS_GIC_IRQ_BASE +
GIC_CALL_INT ( i ) , & irq_call ) ;
2008-04-28 20:14:26 +04:00
}
2009-07-10 12:54:09 +04:00
# endif
2008-04-28 20:14:26 +04:00
} else {
2009-07-10 12:54:09 +04:00
# if defined(CONFIG_MIPS_MT_SMP)
2008-04-28 20:14:26 +04:00
/* set up ipi interrupts */
if ( cpu_has_veic ) {
set_vi_handler ( MSC01E_INT_SW0 , ipi_resched_dispatch ) ;
set_vi_handler ( MSC01E_INT_SW1 , ipi_call_dispatch ) ;
cpu_ipi_resched_irq = MSC01E_INT_SW0 ;
cpu_ipi_call_irq = MSC01E_INT_SW1 ;
} else {
if ( cpu_has_vint ) {
2014-01-01 19:35:32 +04:00
set_vi_handler ( MIPS_CPU_IPI_RESCHED_IRQ ,
ipi_resched_dispatch ) ;
set_vi_handler ( MIPS_CPU_IPI_CALL_IRQ ,
ipi_call_dispatch ) ;
2008-04-28 20:14:26 +04:00
}
2014-01-01 19:35:32 +04:00
cpu_ipi_resched_irq = MIPS_CPU_IRQ_BASE +
MIPS_CPU_IPI_RESCHED_IRQ ;
cpu_ipi_call_irq = MIPS_CPU_IRQ_BASE +
MIPS_CPU_IPI_CALL_IRQ ;
2008-04-28 20:14:26 +04:00
}
2009-07-10 12:54:09 +04:00
arch_init_ipiirq ( cpu_ipi_resched_irq , & irq_resched ) ;
arch_init_ipiirq ( cpu_ipi_call_irq , & irq_call ) ;
2008-04-28 20:14:26 +04:00
# endif
2009-07-10 12:54:09 +04:00
}
2008-04-28 20:14:26 +04:00
}
void malta_be_init ( void )
{
2014-01-01 19:35:32 +04:00
/* Could change CM error mask register. */
2008-04-28 20:14:26 +04:00
}
static char * tr [ 8 ] = {
" mem " , " gcr " , " gic " , " mmio " ,
2013-01-22 15:59:30 +04:00
" 0x04 " , " 0x05 " , " 0x06 " , " 0x07 "
2008-04-28 20:14:26 +04:00
} ;
static char * mcmd [ 32 ] = {
[ 0x00 ] = " 0x00 " ,
[ 0x01 ] = " Legacy Write " ,
[ 0x02 ] = " Legacy Read " ,
[ 0x03 ] = " 0x03 " ,
[ 0x04 ] = " 0x04 " ,
[ 0x05 ] = " 0x05 " ,
[ 0x06 ] = " 0x06 " ,
[ 0x07 ] = " 0x07 " ,
[ 0x08 ] = " Coherent Read Own " ,
[ 0x09 ] = " Coherent Read Share " ,
[ 0x0a ] = " Coherent Read Discard " ,
[ 0x0b ] = " Coherent Ready Share Always " ,
[ 0x0c ] = " Coherent Upgrade " ,
[ 0x0d ] = " Coherent Writeback " ,
[ 0x0e ] = " 0x0e " ,
[ 0x0f ] = " 0x0f " ,
[ 0x10 ] = " Coherent Copyback " ,
[ 0x11 ] = " Coherent Copyback Invalidate " ,
[ 0x12 ] = " Coherent Invalidate " ,
[ 0x13 ] = " Coherent Write Invalidate " ,
[ 0x14 ] = " Coherent Completion Sync " ,
[ 0x15 ] = " 0x15 " ,
[ 0x16 ] = " 0x16 " ,
[ 0x17 ] = " 0x17 " ,
[ 0x18 ] = " 0x18 " ,
[ 0x19 ] = " 0x19 " ,
[ 0x1a ] = " 0x1a " ,
[ 0x1b ] = " 0x1b " ,
[ 0x1c ] = " 0x1c " ,
[ 0x1d ] = " 0x1d " ,
[ 0x1e ] = " 0x1e " ,
[ 0x1f ] = " 0x1f "
} ;
static char * core [ 8 ] = {
2013-01-22 15:59:30 +04:00
" Invalid/OK " , " Invalid/Data " ,
2008-04-28 20:14:26 +04:00
" Shared/OK " , " Shared/Data " ,
" Modified/OK " , " Modified/Data " ,
2013-01-22 15:59:30 +04:00
" Exclusive/OK " , " Exclusive/Data "
2008-04-28 20:14:26 +04:00
} ;
static char * causes [ 32 ] = {
" None " , " GC_WR_ERR " , " GC_RD_ERR " , " COH_WR_ERR " ,
" COH_RD_ERR " , " MMIO_WR_ERR " , " MMIO_RD_ERR " , " 0x07 " ,
" 0x08 " , " 0x09 " , " 0x0a " , " 0x0b " ,
" 0x0c " , " 0x0d " , " 0x0e " , " 0x0f " ,
" 0x10 " , " 0x11 " , " 0x12 " , " 0x13 " ,
" 0x14 " , " 0x15 " , " 0x16 " , " INTVN_WR_ERR " ,
" INTVN_RD_ERR " , " 0x19 " , " 0x1a " , " 0x1b " ,
" 0x1c " , " 0x1d " , " 0x1e " , " 0x1f "
} ;
int malta_be_handler ( struct pt_regs * regs , int is_fixup )
{
/* This duplicates the handling in do_be which seems wrong */
int retval = is_fixup ? MIPS_BE_FIXUP : MIPS_BE_FATAL ;
2014-01-15 14:31:54 +04:00
if ( mips_cm_present ( ) ) {
unsigned long cm_error = read_gcr_error_cause ( ) ;
unsigned long cm_addr = read_gcr_error_addr ( ) ;
unsigned long cm_other = read_gcr_error_mult ( ) ;
2008-04-28 20:14:26 +04:00
unsigned long cause , ocause ;
char buf [ 256 ] ;
2014-01-15 14:31:54 +04:00
cause = cm_error & CM_GCR_ERROR_CAUSE_ERRTYPE_MSK ;
2008-04-28 20:14:26 +04:00
if ( cause ! = 0 ) {
2014-01-15 14:31:54 +04:00
cause > > = CM_GCR_ERROR_CAUSE_ERRTYPE_SHF ;
2008-04-28 20:14:26 +04:00
if ( cause < 16 ) {
unsigned long cca_bits = ( cm_error > > 15 ) & 7 ;
unsigned long tr_bits = ( cm_error > > 12 ) & 7 ;
2014-01-01 19:35:32 +04:00
unsigned long cmd_bits = ( cm_error > > 7 ) & 0x1f ;
2008-04-28 20:14:26 +04:00
unsigned long stag_bits = ( cm_error > > 3 ) & 15 ;
unsigned long sport_bits = ( cm_error > > 0 ) & 7 ;
snprintf ( buf , sizeof ( buf ) ,
" CCA=%lu TR=%s MCmd=%s STag=%lu "
" SPort=%lu \n " ,
2014-01-01 19:35:32 +04:00
cca_bits , tr [ tr_bits ] , mcmd [ cmd_bits ] ,
2008-04-28 20:14:26 +04:00
stag_bits , sport_bits ) ;
} else {
/* glob state & sresp together */
unsigned long c3_bits = ( cm_error > > 18 ) & 7 ;
unsigned long c2_bits = ( cm_error > > 15 ) & 7 ;
unsigned long c1_bits = ( cm_error > > 12 ) & 7 ;
unsigned long c0_bits = ( cm_error > > 9 ) & 7 ;
unsigned long sc_bit = ( cm_error > > 8 ) & 1 ;
2014-01-01 19:35:32 +04:00
unsigned long cmd_bits = ( cm_error > > 3 ) & 0x1f ;
2008-04-28 20:14:26 +04:00
unsigned long sport_bits = ( cm_error > > 0 ) & 7 ;
snprintf ( buf , sizeof ( buf ) ,
" C3=%s C2=%s C1=%s C0=%s SC=%s "
" MCmd=%s SPort=%lu \n " ,
core [ c3_bits ] , core [ c2_bits ] ,
core [ c1_bits ] , core [ c0_bits ] ,
sc_bit ? " True " : " False " ,
2014-01-01 19:35:32 +04:00
mcmd [ cmd_bits ] , sport_bits ) ;
2008-04-28 20:14:26 +04:00
}
2014-01-15 14:31:54 +04:00
ocause = ( cm_other & CM_GCR_ERROR_MULT_ERR2ND_MSK ) > >
CM_GCR_ERROR_MULT_ERR2ND_SHF ;
2008-04-28 20:14:26 +04:00
2014-01-01 19:35:32 +04:00
pr_err ( " CM_ERROR=%08lx %s <%s> \n " , cm_error ,
2008-04-28 20:14:26 +04:00
causes [ cause ] , buf ) ;
2014-01-01 19:35:32 +04:00
pr_err ( " CM_ADDR =%08lx \n " , cm_addr ) ;
pr_err ( " CM_OTHER=%08lx %s \n " , cm_other , causes [ ocause ] ) ;
2008-04-28 20:14:26 +04:00
/* reprime cause register */
2014-01-15 14:31:54 +04:00
write_gcr_error_cause ( 0 ) ;
2008-04-28 20:14:26 +04:00
}
}
return retval ;
2005-04-17 02:20:36 +04:00
}