2007-10-22 14:43:15 +04:00
/*
* GT641xx clockevent routines .
*
2013-01-22 15:59:30 +04:00
* Copyright ( C ) 2007 Yoichi Yuasa < yuasa @ linux - mips . org >
2007-10-22 14:43:15 +04:00
*
* This program is free software ; you can redistribute it and / or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation ; either version 2 of the License , or
* ( at your option ) any later version .
*
* This program is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the
* GNU General Public License for more details .
*
* You should have received a copy of the GNU General Public License
* along with this program ; if not , write to the Free Software
* Foundation , Inc . , 51 Franklin Street , Fifth Floor , Boston , MA 02110 - 1301 USA
*/
# include <linux/clockchips.h>
# include <linux/init.h>
# include <linux/interrupt.h>
# include <linux/spinlock.h>
2010-10-07 17:08:54 +04:00
# include <linux/irq.h>
2007-10-22 14:43:15 +04:00
# include <asm/gt64120.h>
# include <asm/time.h>
2010-02-27 14:53:37 +03:00
static DEFINE_RAW_SPINLOCK ( gt641xx_timer_lock ) ;
2007-10-22 14:43:15 +04:00
static unsigned int gt641xx_base_clock ;
void gt641xx_set_base_clock ( unsigned int clock )
{
gt641xx_base_clock = clock ;
}
int gt641xx_timer0_state ( void )
{
if ( GT_READ ( GT_TC0_OFS ) )
return 0 ;
GT_WRITE ( GT_TC0_OFS , gt641xx_base_clock / HZ ) ;
GT_WRITE ( GT_TC_CONTROL_OFS , GT_TC_CONTROL_ENTC0_MSK ) ;
return 1 ;
}
static int gt641xx_timer0_set_next_event ( unsigned long delta ,
struct clock_event_device * evt )
{
u32 ctrl ;
2010-02-27 14:53:37 +03:00
raw_spin_lock ( & gt641xx_timer_lock ) ;
2007-10-22 14:43:15 +04:00
ctrl = GT_READ ( GT_TC_CONTROL_OFS ) ;
ctrl & = ~ ( GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK ) ;
ctrl | = GT_TC_CONTROL_ENTC0_MSK ;
GT_WRITE ( GT_TC0_OFS , delta ) ;
GT_WRITE ( GT_TC_CONTROL_OFS , ctrl ) ;
2010-02-27 14:53:37 +03:00
raw_spin_unlock ( & gt641xx_timer_lock ) ;
2007-10-22 14:43:15 +04:00
return 0 ;
}
2015-07-06 14:11:57 +03:00
static int gt641xx_timer0_shutdown ( struct clock_event_device * evt )
2007-10-22 14:43:15 +04:00
{
u32 ctrl ;
2010-02-27 14:53:37 +03:00
raw_spin_lock ( & gt641xx_timer_lock ) ;
2007-10-22 14:43:15 +04:00
ctrl = GT_READ ( GT_TC_CONTROL_OFS ) ;
ctrl & = ~ ( GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK ) ;
2015-07-06 14:11:57 +03:00
GT_WRITE ( GT_TC_CONTROL_OFS , ctrl ) ;
raw_spin_unlock ( & gt641xx_timer_lock ) ;
return 0 ;
}
static int gt641xx_timer0_set_oneshot ( struct clock_event_device * evt )
{
u32 ctrl ;
raw_spin_lock ( & gt641xx_timer_lock ) ;
ctrl = GT_READ ( GT_TC_CONTROL_OFS ) ;
ctrl & = ~ GT_TC_CONTROL_SELTC0_MSK ;
ctrl | = GT_TC_CONTROL_ENTC0_MSK ;
GT_WRITE ( GT_TC_CONTROL_OFS , ctrl ) ;
raw_spin_unlock ( & gt641xx_timer_lock ) ;
return 0 ;
}
2007-10-22 14:43:15 +04:00
2015-07-06 14:11:57 +03:00
static int gt641xx_timer0_set_periodic ( struct clock_event_device * evt )
{
u32 ctrl ;
raw_spin_lock ( & gt641xx_timer_lock ) ;
2007-10-22 14:43:15 +04:00
2015-07-06 14:11:57 +03:00
ctrl = GT_READ ( GT_TC_CONTROL_OFS ) ;
ctrl | = GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK ;
2007-10-22 14:43:15 +04:00
GT_WRITE ( GT_TC_CONTROL_OFS , ctrl ) ;
2010-02-27 14:53:37 +03:00
raw_spin_unlock ( & gt641xx_timer_lock ) ;
2015-07-06 14:11:57 +03:00
return 0 ;
2007-10-22 14:43:15 +04:00
}
static void gt641xx_timer0_event_handler ( struct clock_event_device * dev )
{
}
static struct clock_event_device gt641xx_timer0_clockevent = {
2015-07-06 14:11:57 +03:00
. name = " gt641xx-timer0 " ,
. features = CLOCK_EVT_FEAT_PERIODIC |
CLOCK_EVT_FEAT_ONESHOT ,
. irq = GT641XX_TIMER0_IRQ ,
. set_next_event = gt641xx_timer0_set_next_event ,
. set_state_shutdown = gt641xx_timer0_shutdown ,
. set_state_periodic = gt641xx_timer0_set_periodic ,
. set_state_oneshot = gt641xx_timer0_set_oneshot ,
. tick_resume = gt641xx_timer0_shutdown ,
. event_handler = gt641xx_timer0_event_handler ,
2007-10-22 14:43:15 +04:00
} ;
static irqreturn_t gt641xx_timer0_interrupt ( int irq , void * dev_id )
{
struct clock_event_device * cd = & gt641xx_timer0_clockevent ;
cd - > event_handler ( cd ) ;
return IRQ_HANDLED ;
}
static struct irqaction gt641xx_timer0_irqaction = {
. handler = gt641xx_timer0_interrupt ,
2011-11-22 18:38:03 +04:00
. flags = IRQF_PERCPU | IRQF_TIMER ,
2007-10-22 14:43:15 +04:00
. name = " gt641xx_timer0 " ,
} ;
static int __init gt641xx_timer0_clockevent_init ( void )
{
struct clock_event_device * cd ;
if ( ! gt641xx_base_clock )
return 0 ;
GT_WRITE ( GT_TC0_OFS , gt641xx_base_clock / HZ ) ;
cd = & gt641xx_timer0_clockevent ;
cd - > rating = 200 + gt641xx_base_clock / 10000000 ;
2007-10-23 13:22:50 +04:00
clockevent_set_clock ( cd , gt641xx_base_clock ) ;
2007-10-22 14:43:15 +04:00
cd - > max_delta_ns = clockevent_delta2ns ( 0x7fffffff , cd ) ;
2017-03-30 22:47:32 +03:00
cd - > max_delta_ticks = 0x7fffffff ;
2007-10-22 14:43:15 +04:00
cd - > min_delta_ns = clockevent_delta2ns ( 0x300 , cd ) ;
2017-03-30 22:47:32 +03:00
cd - > min_delta_ticks = 0x300 ;
2008-12-13 13:50:26 +03:00
cd - > cpumask = cpumask_of ( 0 ) ;
2007-10-22 14:43:15 +04:00
clockevents_register_device ( & gt641xx_timer0_clockevent ) ;
return setup_irq ( GT641XX_TIMER0_IRQ , & gt641xx_timer0_irqaction ) ;
}
arch_initcall ( gt641xx_timer0_clockevent_init ) ;