2013-06-10 11:33:31 -04:00
/*
* Copyright 2013 Texas Instruments, Inc.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 as
* published by the Free Software Foundation.
*/
2013-08-05 13:13:07 -04:00
#include <dt-bindings/interrupt-controller/arm-gic.h>
2014-02-10 18:41:18 +02:00
#include <dt-bindings/gpio/gpio.h>
2013-08-05 13:13:07 -04:00
2013-08-05 13:17:15 -04:00
#include "skeleton.dtsi"
2013-06-10 11:33:31 -04:00
/ {
2015-10-03 17:02:56 -07:00
compatible = "ti,keystone";
2013-06-10 11:33:31 -04:00
model = "Texas Instruments Keystone 2 SoC";
#address-cells = <2>;
#size-cells = <2>;
interrupt-parent = <&gic>;
aliases {
serial0 = &uart0;
2016-04-13 08:53:56 -07:00
spi0 = &spi0;
spi1 = &spi1;
spi2 = &spi2;
2013-06-10 11:33:31 -04:00
};
memory {
reg = <0x00000000 0x80000000 0x00000000 0x40000000>;
};
gic: interrupt-controller {
2017-01-18 09:27:28 +00:00
compatible = "arm,gic-400", "arm,cortex-a15-gic";
2013-06-10 11:33:31 -04:00
#interrupt-cells = <3>;
interrupt-controller;
reg = <0x0 0x02561000 0x0 0x1000>,
2013-11-09 14:33:13 -05:00
<0x0 0x02562000 0x0 0x2000>,
2017-01-18 09:27:28 +00:00
<0x0 0x02564000 0x0 0x2000>,
2013-11-09 14:33:13 -05:00
<0x0 0x02566000 0x0 0x2000>;
2013-11-09 14:36:00 -05:00
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) |
IRQ_TYPE_LEVEL_HIGH)>;
2013-06-10 11:33:31 -04:00
};
timer {
compatible = "arm,armv7-timer";
2013-08-05 13:13:07 -04:00
interrupts =
<GIC_PPI 13
(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 14
(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 11
(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
<GIC_PPI 10
(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
2013-06-10 11:33:31 -04:00
};
pmu {
compatible = "arm,cortex-a15-pmu";
2013-08-05 13:13:07 -04:00
interrupts = <GIC_SPI 20 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 22 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 23 IRQ_TYPE_EDGE_RISING>;
2013-06-10 11:33:31 -04:00
};
2016-04-13 08:55:17 -07:00
psci {
compatible = "arm,psci";
method = "smc";
cpu_suspend = <0x84000001>;
cpu_off = <0x84000002>;
cpu_on = <0x84000003>;
};
2013-06-10 11:33:31 -04:00
soc {
#address-cells = <1>;
#size-cells = <1>;
compatible = "ti,keystone","simple-bus";
interrupt-parent = <&gic>;
ranges = <0x0 0x0 0x0 0xc0000000>;
2014-02-12 19:20:16 +02:00
dma-ranges = <0x80000000 0x8 0x00000000 0x80000000>;
2013-06-10 11:33:31 -04:00
2017-10-13 12:54:51 -05:00
pllctrl: pll-controller@2310000 {
2014-05-23 16:34:55 -04:00
compatible = "ti,keystone-pllctrl", "syscon";
reg = <0x02310000 0x200>;
};
2017-10-13 12:54:51 -05:00
psc: power-sleep-controller@2350000 {
2017-01-19 09:44:11 -08:00
compatible = "syscon", "simple-mfd";
reg = <0x02350000 0x1000>;
};
2017-10-13 12:54:51 -05:00
devctrl: device-state-control@2620000 {
2014-05-23 16:34:55 -04:00
compatible = "ti,keystone-devctrl", "syscon";
reg = <0x02620000 0x1000>;
};
2013-06-10 11:33:31 -04:00
rstctrl: reset-controller {
compatible = "ti,keystone-reset";
2014-05-23 16:34:55 -04:00
ti,syscon-pll = <&pllctrl 0xe4>;
ti,syscon-dev = <&devctrl 0x328>;
ti,wdt-list = <0>;
2013-06-10 11:33:31 -04:00
};
2013-07-09 12:51:51 -04:00
/include/ "keystone-clocks.dtsi"
2017-10-13 12:54:51 -05:00
uart0: serial@2530c00 {
2017-01-06 11:07:01 -08:00
compatible = "ti,da830-uart", "ns16550a";
2013-06-10 11:33:31 -04:00
current-speed = <115200>;
reg-shift = <2>;
reg-io-width = <4>;
reg = <0x02530c00 0x100>;
2013-07-19 19:11:39 -04:00
clocks = <&clkuart0>;
2013-08-05 13:13:07 -04:00
interrupts = <GIC_SPI 277 IRQ_TYPE_EDGE_RISING>;
2013-06-10 11:33:31 -04:00
};
2017-10-13 12:54:51 -05:00
uart1: serial@2531000 {
2017-01-06 11:07:01 -08:00
compatible = "ti,da830-uart", "ns16550a";
2013-06-10 11:33:31 -04:00
current-speed = <115200>;
reg-shift = <2>;
reg-io-width = <4>;
reg = <0x02531000 0x100>;
2013-07-19 19:11:39 -04:00
clocks = <&clkuart1>;
2013-08-05 13:13:07 -04:00
interrupts = <GIC_SPI 280 IRQ_TYPE_EDGE_RISING>;
2013-06-10 11:33:31 -04:00
};
2013-07-23 20:07:07 -04:00
i2c0: i2c@2530000 {
compatible = "ti,davinci-i2c";
reg = <0x02530000 0x400>;
clock-frequency = <100000>;
clocks = <&clki2c>;
interrupts = <GIC_SPI 283 IRQ_TYPE_EDGE_RISING>;
#address-cells = <1>;
#size-cells = <0>;
};
i2c1: i2c@2530400 {
compatible = "ti,davinci-i2c";
reg = <0x02530400 0x400>;
clock-frequency = <100000>;
clocks = <&clki2c>;
interrupts = <GIC_SPI 286 IRQ_TYPE_EDGE_RISING>;
2014-04-08 14:46:06 +03:00
#address-cells = <1>;
#size-cells = <0>;
2013-07-23 20:07:07 -04:00
};
i2c2: i2c@2530800 {
compatible = "ti,davinci-i2c";
reg = <0x02530800 0x400>;
clock-frequency = <100000>;
clocks = <&clki2c>;
interrupts = <GIC_SPI 289 IRQ_TYPE_EDGE_RISING>;
2014-04-08 14:46:06 +03:00
#address-cells = <1>;
#size-cells = <0>;
2013-07-23 20:07:07 -04:00
};
2013-07-23 20:25:23 -04:00
spi0: spi@21000400 {
2015-09-17 09:03:52 -07:00
compatible = "ti,keystone-spi", "ti,dm6441-spi";
2013-07-23 20:25:23 -04:00
reg = <0x21000400 0x200>;
num-cs = <4>;
ti,davinci-spi-intr-line = <0>;
interrupts = <GIC_SPI 292 IRQ_TYPE_EDGE_RISING>;
clocks = <&clkspi>;
2014-04-28 15:20:22 +03:00
#address-cells = <1>;
#size-cells = <0>;
2013-07-23 20:25:23 -04:00
};
spi1: spi@21000600 {
2015-09-17 09:03:52 -07:00
compatible = "ti,keystone-spi", "ti,dm6441-spi";
2013-07-23 20:25:23 -04:00
reg = <0x21000600 0x200>;
num-cs = <4>;
ti,davinci-spi-intr-line = <0>;
interrupts = <GIC_SPI 296 IRQ_TYPE_EDGE_RISING>;
clocks = <&clkspi>;
2014-04-28 15:20:22 +03:00
#address-cells = <1>;
#size-cells = <0>;
2013-07-23 20:25:23 -04:00
};
spi2: spi@21000800 {
2015-09-17 09:03:52 -07:00
compatible = "ti,keystone-spi", "ti,dm6441-spi";
2013-07-23 20:25:23 -04:00
reg = <0x21000800 0x200>;
num-cs = <4>;
ti,davinci-spi-intr-line = <0>;
interrupts = <GIC_SPI 300 IRQ_TYPE_EDGE_RISING>;
clocks = <&clkspi>;
2014-04-28 15:20:22 +03:00
#address-cells = <1>;
#size-cells = <0>;
2013-07-23 20:25:23 -04:00
};
2013-12-09 14:43:23 -05:00
usb_phy: usb_phy@2620738 {
compatible = "ti,keystone-usbphy";
#address-cells = <1>;
#size-cells = <1>;
2014-10-01 09:58:25 -04:00
reg = <0x2620738 24>;
2013-12-09 14:43:23 -05:00
status = "disabled";
};
2013-12-09 17:25:12 -05:00
2016-08-31 16:29:59 -04:00
keystone_usb0: usb@2680000 {
2013-12-09 17:25:12 -05:00
compatible = "ti,keystone-dwc3";
#address-cells = <1>;
#size-cells = <1>;
reg = <0x2680000 0x10000>;
clocks = <&clkusb>;
clock-names = "usb";
interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>;
ranges;
2014-02-24 16:42:19 -05:00
dma-coherent;
dma-ranges;
2013-12-09 17:25:12 -05:00
status = "disabled";
2016-08-31 16:29:59 -04:00
usb0: dwc3@2690000 {
2013-12-09 17:25:12 -05:00
compatible = "synopsys,dwc3";
reg = <0x2690000 0x70000>;
interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>;
usb-phy = <&usb_phy>, <&usb_phy>;
};
};
2013-10-16 23:15:32 +03:00
2017-10-13 12:54:51 -05:00
wdt: wdt@22f0080 {
2013-10-16 23:15:32 +03:00
compatible = "ti,keystone-wdt","ti,davinci-wdt";
reg = <0x022f0080 0x80>;
clocks = <&clkwdtimer0>;
};
2013-11-28 21:23:56 +02:00
clock_event: timer@22f0000 {
compatible = "ti,keystone-timer";
reg = <0x022f0000 0x80>;
interrupts = <GIC_SPI 110 IRQ_TYPE_EDGE_RISING>;
clocks = <&clktimer15>;
};
2014-02-10 18:41:18 +02:00
gpio0: gpio@260bf00 {
compatible = "ti,keystone-gpio";
reg = <0x0260bf00 0x100>;
gpio-controller;
#gpio-cells = <2>;
/* HW Interrupts mapped to GPIO pins */
interrupts = <GIC_SPI 120 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 121 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 122 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 123 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 124 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 125 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 126 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 127 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 128 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 129 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 130 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 131 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 132 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 133 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 134 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 135 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 136 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 137 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 138 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 139 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 140 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 141 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 142 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 143 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 144 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 145 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 146 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 147 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 148 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 149 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 150 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 151 IRQ_TYPE_EDGE_RISING>;
clocks = <&clkgpio>;
clock-names = "gpio";
ti,ngpio = <32>;
ti,davinci-gpio-unbanked = <32>;
};
2014-02-28 21:05:24 -05:00
aemif: aemif@21000A00 {
compatible = "ti,keystone-aemif", "ti,davinci-aemif";
#address-cells = <2>;
#size-cells = <1>;
clocks = <&clkaemif>;
clock-names = "aemif";
clock-ranges;
reg = <0x21000A00 0x00000100>;
ranges = <0 0 0x30000000 0x10000000
1 0 0x21000A00 0x00000100>;
};
2014-07-17 17:58:07 +03:00
2014-09-22 15:19:27 -04:00
kirq0: keystone_irq@26202a0 {
compatible = "ti,keystone-irq";
interrupts = <GIC_SPI 4 IRQ_TYPE_EDGE_RISING>;
interrupt-controller;
#interrupt-cells = <1>;
ti,syscon-dev = <&devctrl 0x2a0>;
};
2014-10-29 16:28:16 -04:00
2015-07-16 18:13:03 -04:00
pcie0: pcie@21800000 {
2014-10-29 16:28:16 -04:00
compatible = "ti,keystone-pcie", "snps,dw-pcie";
clocks = <&clkpcie>;
clock-names = "pcie";
#address-cells = <3>;
#size-cells = <2>;
reg = <0x21801000 0x2000>, <0x21800000 0x1000>, <0x02620128 4>;
2016-06-08 16:06:43 -07:00
ranges = <0x82000000 0 0x50000000 0x50000000
0 0x10000000>;
2014-10-29 16:28:16 -04:00
2015-07-16 18:12:57 -04:00
status = "disabled";
2014-10-29 16:28:16 -04:00
device_type = "pci";
num-lanes = <2>;
2016-06-08 16:06:43 -07:00
bus-range = <0x00 0xff>;
2014-10-29 16:28:16 -04:00
2016-06-08 16:06:43 -07:00
/* error interrupt */
interrupts = <GIC_SPI 38 IRQ_TYPE_EDGE_RISING>;
2014-10-29 16:28:16 -04:00
#interrupt-cells = <1>;
interrupt-map-mask = <0 0 0 7>;
interrupt-map = <0 0 0 1 &pcie_intc0 0>, /* INT A */
<0 0 0 2 &pcie_intc0 1>, /* INT B */
<0 0 0 3 &pcie_intc0 2>, /* INT C */
<0 0 0 4 &pcie_intc0 3>; /* INT D */
pcie_msi_intc0: msi-interrupt-controller {
interrupt-controller;
#interrupt-cells = <1>;
interrupt-parent = <&gic>;
interrupts = <GIC_SPI 30 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 31 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 32 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 33 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 34 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 35 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 36 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 37 IRQ_TYPE_EDGE_RISING>;
};
pcie_intc0: legacy-interrupt-controller {
interrupt-controller;
#interrupt-cells = <1>;
interrupt-parent = <&gic>;
interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 27 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 28 IRQ_TYPE_EDGE_RISING>,
<GIC_SPI 29 IRQ_TYPE_EDGE_RISING>;
};
};
2013-06-10 11:33:31 -04:00
};
};