2016-03-16 12:43:35 +02:00
/*
* Copyright © 2006 - 2016 Intel Corporation
*
* Permission is hereby granted , free of charge , to any person obtaining a
* copy of this software and associated documentation files ( the " Software " ) ,
* to deal in the Software without restriction , including without limitation
* the rights to use , copy , modify , merge , publish , distribute , sublicense ,
* and / or sell copies of the Software , and to permit persons to whom the
* Software is furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice ( including the next
* paragraph ) shall be included in all copies or substantial portions of the
* Software .
*
* THE SOFTWARE IS PROVIDED " AS IS " , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
* SOFTWARE .
*
* Authors :
* Eric Anholt < eric @ anholt . net >
*
*/
/*
* This information is private to VBT parsing in intel_bios . c .
*
* Please do NOT include anywhere else .
*/
# ifndef _INTEL_BIOS_PRIVATE
# error "intel_vbt_defs.h is private to intel_bios.c"
# endif
# ifndef _INTEL_VBT_DEFS_H_
# define _INTEL_VBT_DEFS_H_
# include "intel_bios.h"
/**
* struct vbt_header - VBT Header structure
* @ signature : VBT signature , always starts with " $VBT "
* @ version : Version of this structure
* @ header_size : Size of this structure
* @ vbt_size : Size of VBT ( VBT Header , BDB Header and data blocks )
* @ vbt_checksum : Checksum
* @ reserved0 : Reserved
* @ bdb_offset : Offset of & struct bdb_header from beginning of VBT
* @ aim_offset : Offsets of add - in data blocks from beginning of VBT
*/
struct vbt_header {
u8 signature [ 20 ] ;
u16 version ;
u16 header_size ;
u16 vbt_size ;
u8 vbt_checksum ;
u8 reserved0 ;
u32 bdb_offset ;
u32 aim_offset [ 4 ] ;
} __packed ;
/**
* struct bdb_header - BDB Header structure
* @ signature : BDB signature " BIOS_DATA_BLOCK "
* @ version : Version of the data block definitions
* @ header_size : Size of this structure
* @ bdb_size : Size of BDB ( BDB Header and data blocks )
*/
struct bdb_header {
u8 signature [ 16 ] ;
u16 version ;
u16 header_size ;
u16 bdb_size ;
} __packed ;
/*
* There are several types of BIOS data blocks ( BDBs ) , each block has
* an ID and size in the first 3 bytes ( ID in first , size in next 2 ) .
* Known types are listed below .
*/
2019-05-31 16:15:03 +03:00
enum bdb_block_id {
BDB_GENERAL_FEATURES = 1 ,
BDB_GENERAL_DEFINITIONS = 2 ,
BDB_OLD_TOGGLE_LIST = 3 ,
BDB_MODE_SUPPORT_LIST = 4 ,
BDB_GENERIC_MODE_TABLE = 5 ,
BDB_EXT_MMIO_REGS = 6 ,
BDB_SWF_IO = 7 ,
BDB_SWF_MMIO = 8 ,
BDB_PSR = 9 ,
BDB_MODE_REMOVAL_TABLE = 10 ,
BDB_CHILD_DEVICE_TABLE = 11 ,
BDB_DRIVER_FEATURES = 12 ,
BDB_DRIVER_PERSISTENCE = 13 ,
BDB_EXT_TABLE_PTRS = 14 ,
BDB_DOT_CLOCK_OVERRIDE = 15 ,
BDB_DISPLAY_SELECT = 16 ,
BDB_DRIVER_ROTATION = 18 ,
BDB_DISPLAY_REMOVE = 19 ,
BDB_OEM_CUSTOM = 20 ,
BDB_EFP_LIST = 21 , /* workarounds for VGA hsync/vsync */
BDB_SDVO_LVDS_OPTIONS = 22 ,
BDB_SDVO_PANEL_DTDS = 23 ,
BDB_SDVO_LVDS_PNP_IDS = 24 ,
BDB_SDVO_LVDS_POWER_SEQ = 25 ,
BDB_TV_OPTIONS = 26 ,
BDB_EDP = 27 ,
BDB_LVDS_OPTIONS = 40 ,
BDB_LVDS_LFP_DATA_PTRS = 41 ,
BDB_LVDS_LFP_DATA = 42 ,
BDB_LVDS_BACKLIGHT = 43 ,
2020-01-10 15:50:45 -08:00
BDB_LFP_POWER = 44 ,
2019-05-31 16:15:03 +03:00
BDB_MIPI_CONFIG = 52 ,
BDB_MIPI_SEQUENCE = 53 ,
2019-10-24 10:56:08 +03:00
BDB_COMPRESSION_PARAMETERS = 56 ,
2019-11-15 08:51:32 -08:00
BDB_GENERIC_DTD = 58 ,
2019-05-31 16:15:03 +03:00
BDB_SKIP = 254 , /* VBIOS private block, ignore */
} ;
2016-03-16 12:43:35 +02:00
2019-05-31 16:14:59 +03:00
/*
* Block 1 - General Bit Definitions
*/
2016-03-16 12:43:35 +02:00
struct bdb_general_features {
/* bits 1 */
u8 panel_fitting : 2 ;
u8 flexaim : 1 ;
u8 msg_enable : 1 ;
u8 clear_screen : 3 ;
u8 color_flip : 1 ;
/* bits 2 */
u8 download_ext_vbt : 1 ;
u8 enable_ssc : 1 ;
u8 ssc_freq : 1 ;
u8 enable_lfp_on_override : 1 ;
u8 disable_ssc_ddt : 1 ;
2017-08-25 17:11:21 +03:00
u8 underscan_vga_timings : 1 ;
2016-03-16 12:43:35 +02:00
u8 display_clock_mode : 1 ;
2017-08-25 17:11:21 +03:00
u8 vbios_hotplug_support : 1 ;
2016-03-16 12:43:35 +02:00
/* bits 3 */
u8 disable_smooth_vision : 1 ;
u8 single_dvi : 1 ;
2017-08-25 17:11:21 +03:00
u8 rotate_180 : 1 ; /* 181 */
2016-03-16 12:43:35 +02:00
u8 fdi_rx_polarity_inverted : 1 ;
2017-08-25 17:11:21 +03:00
u8 vbios_extended_mode : 1 ; /* 160 */
u8 copy_ilfp_dtd_to_sdvo_lvds_dtd : 1 ; /* 160 */
u8 panel_best_fit_timing : 1 ; /* 160 */
u8 ignore_strap_state : 1 ; /* 160 */
2016-03-16 12:43:35 +02:00
/* bits 4 */
u8 legacy_monitor_detect ;
/* bits 5 */
u8 int_crt_support : 1 ;
u8 int_tv_support : 1 ;
u8 int_efp_support : 1 ;
2017-08-25 17:11:21 +03:00
u8 dp_ssc_enable : 1 ; /* PCH attached eDP supports SSC */
2016-03-16 12:43:35 +02:00
u8 dp_ssc_freq : 1 ; /* SSC freq for PCH attached eDP */
2017-08-25 17:11:21 +03:00
u8 dp_ssc_dongle_supported : 1 ;
u8 rsvd11 : 2 ; /* finish byte */
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:14:59 +03:00
/*
* Block 2 - General Bytes Definition
*/
2016-03-16 12:43:35 +02:00
/* pre-915 */
# define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */
# define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */
# define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */
# define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */
/* Pre 915 */
# define DEVICE_TYPE_NONE 0x00
# define DEVICE_TYPE_CRT 0x01
# define DEVICE_TYPE_TV 0x09
# define DEVICE_TYPE_EFP 0x12
# define DEVICE_TYPE_LFP 0x22
/* On 915+ */
# define DEVICE_TYPE_CRT_DPMS 0x6001
# define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001
# define DEVICE_TYPE_TV_COMPOSITE 0x0209
# define DEVICE_TYPE_TV_MACROVISION 0x0289
# define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c
# define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609
# define DEVICE_TYPE_TV_SCART 0x0209
# define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009
# define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012
# define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052
# define DEVICE_TYPE_EFP_DVI_I 0x6053
# define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152
# define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2
# define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062
# define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162
# define DEVICE_TYPE_LFP_PANELLINK 0x5012
# define DEVICE_TYPE_LFP_CMOS_PWR 0x5042
# define DEVICE_TYPE_LFP_LVDS_PWR 0x5062
# define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162
# define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2
2017-08-24 21:54:06 +03:00
/* Add the device class for LFP, TV, HDMI */
# define DEVICE_TYPE_INT_LFP 0x1022
# define DEVICE_TYPE_INT_TV 0x1009
# define DEVICE_TYPE_HDMI 0x60D2
# define DEVICE_TYPE_DP 0x68C6
# define DEVICE_TYPE_DP_DUAL_MODE 0x60D6
# define DEVICE_TYPE_eDP 0x78C6
# define DEVICE_TYPE_CLASS_EXTENSION (1 << 15)
# define DEVICE_TYPE_POWER_MANAGEMENT (1 << 14)
# define DEVICE_TYPE_HOTPLUG_SIGNALING (1 << 13)
# define DEVICE_TYPE_INTERNAL_CONNECTOR (1 << 12)
# define DEVICE_TYPE_NOT_HDMI_OUTPUT (1 << 11)
# define DEVICE_TYPE_MIPI_OUTPUT (1 << 10)
# define DEVICE_TYPE_COMPOSITE_OUTPUT (1 << 9)
# define DEVICE_TYPE_DUAL_CHANNEL (1 << 8)
# define DEVICE_TYPE_HIGH_SPEED_LINK (1 << 6)
2018-01-18 17:06:13 +02:00
# define DEVICE_TYPE_LVDS_SIGNALING (1 << 5)
2017-08-24 21:54:06 +03:00
# define DEVICE_TYPE_TMDS_DVI_SIGNALING (1 << 4)
# define DEVICE_TYPE_VIDEO_SIGNALING (1 << 3)
# define DEVICE_TYPE_DISPLAYPORT_OUTPUT (1 << 2)
# define DEVICE_TYPE_DIGITAL_OUTPUT (1 << 1)
# define DEVICE_TYPE_ANALOG_OUTPUT (1 << 0)
/*
* Bits we care about when checking for DEVICE_TYPE_eDP . Depending on the
* system , the other bits may or may not be set for eDP outputs .
*/
# define DEVICE_TYPE_eDP_BITS \
( DEVICE_TYPE_INTERNAL_CONNECTOR | \
DEVICE_TYPE_MIPI_OUTPUT | \
DEVICE_TYPE_COMPOSITE_OUTPUT | \
DEVICE_TYPE_DUAL_CHANNEL | \
2018-01-18 17:06:13 +02:00
DEVICE_TYPE_LVDS_SIGNALING | \
2017-08-24 21:54:06 +03:00
DEVICE_TYPE_TMDS_DVI_SIGNALING | \
DEVICE_TYPE_VIDEO_SIGNALING | \
DEVICE_TYPE_DISPLAYPORT_OUTPUT | \
DEVICE_TYPE_ANALOG_OUTPUT )
# define DEVICE_TYPE_DP_DUAL_MODE_BITS \
( DEVICE_TYPE_INTERNAL_CONNECTOR | \
DEVICE_TYPE_MIPI_OUTPUT | \
DEVICE_TYPE_COMPOSITE_OUTPUT | \
2018-01-18 17:06:13 +02:00
DEVICE_TYPE_LVDS_SIGNALING | \
2017-08-24 21:54:06 +03:00
DEVICE_TYPE_TMDS_DVI_SIGNALING | \
DEVICE_TYPE_VIDEO_SIGNALING | \
DEVICE_TYPE_DISPLAYPORT_OUTPUT | \
DEVICE_TYPE_DIGITAL_OUTPUT | \
DEVICE_TYPE_ANALOG_OUTPUT )
2016-03-16 12:43:35 +02:00
# define DEVICE_CFG_NONE 0x00
# define DEVICE_CFG_12BIT_DVOB 0x01
# define DEVICE_CFG_12BIT_DVOC 0x02
# define DEVICE_CFG_24BIT_DVOBC 0x09
# define DEVICE_CFG_24BIT_DVOCB 0x0a
# define DEVICE_CFG_DUAL_DVOB 0x11
# define DEVICE_CFG_DUAL_DVOC 0x12
# define DEVICE_CFG_DUAL_DVOBC 0x13
# define DEVICE_CFG_DUAL_LINK_DVOBC 0x19
# define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a
# define DEVICE_WIRE_NONE 0x00
# define DEVICE_WIRE_DVOB 0x01
# define DEVICE_WIRE_DVOC 0x02
# define DEVICE_WIRE_DVOBC 0x03
# define DEVICE_WIRE_DVOBB 0x05
# define DEVICE_WIRE_DVOCC 0x06
# define DEVICE_WIRE_DVOB_MASTER 0x0d
# define DEVICE_WIRE_DVOC_MASTER 0x0e
2017-08-24 21:54:05 +03:00
/* dvo_port pre BDB 155 */
2016-03-16 12:43:35 +02:00
# define DEVICE_PORT_DVOA 0x00 /* none on 845+ */
# define DEVICE_PORT_DVOB 0x01
# define DEVICE_PORT_DVOC 0x02
2017-08-24 21:54:05 +03:00
/* dvo_port BDB 155+ */
# define DVO_PORT_HDMIA 0
# define DVO_PORT_HDMIB 1
# define DVO_PORT_HDMIC 2
# define DVO_PORT_HDMID 3
# define DVO_PORT_LVDS 4
# define DVO_PORT_TV 5
# define DVO_PORT_CRT 6
# define DVO_PORT_DPB 7
# define DVO_PORT_DPC 8
# define DVO_PORT_DPD 9
# define DVO_PORT_DPA 10
# define DVO_PORT_DPE 11 /* 193 */
# define DVO_PORT_HDMIE 12 /* 193 */
2018-01-11 16:00:03 -02:00
# define DVO_PORT_DPF 13 /* N/A */
# define DVO_PORT_HDMIF 14 /* N/A */
2019-10-08 15:09:05 -07:00
# define DVO_PORT_DPG 15
# define DVO_PORT_HDMIG 16
2017-08-24 21:54:05 +03:00
# define DVO_PORT_MIPIA 21 /* 171 */
# define DVO_PORT_MIPIB 22 /* 171 */
# define DVO_PORT_MIPIC 23 /* 171 */
# define DVO_PORT_MIPID 24 /* 171 */
2017-10-30 16:57:02 +02:00
# define HDMI_MAX_DATA_RATE_PLATFORM 0 /* 204 */
# define HDMI_MAX_DATA_RATE_297 1 /* 204 */
# define HDMI_MAX_DATA_RATE_165 2 /* 204 */
2017-08-24 21:54:04 +03:00
# define LEGACY_CHILD_DEVICE_CONFIG_SIZE 33
2016-03-16 12:43:35 +02:00
2017-10-20 10:26:41 -07:00
/* DDC Bus DDI Type 155+ */
enum vbt_gmbus_ddi {
DDC_BUS_DDI_B = 0x1 ,
DDC_BUS_DDI_C ,
DDC_BUS_DDI_D ,
DDC_BUS_DDI_F ,
2018-05-21 17:25:42 -07:00
ICL_DDC_BUS_DDI_A = 0x1 ,
ICL_DDC_BUS_DDI_B ,
2019-07-11 10:31:13 -07:00
TGL_DDC_BUS_DDI_C ,
2018-05-21 17:25:42 -07:00
ICL_DDC_BUS_PORT_1 = 0x4 ,
ICL_DDC_BUS_PORT_2 ,
ICL_DDC_BUS_PORT_3 ,
ICL_DDC_BUS_PORT_4 ,
2019-07-11 10:31:13 -07:00
TGL_DDC_BUS_PORT_5 ,
TGL_DDC_BUS_PORT_6 ,
2017-10-20 10:26:41 -07:00
} ;
2018-11-15 12:52:37 +02:00
# define DP_AUX_A 0x40
# define DP_AUX_B 0x10
# define DP_AUX_C 0x20
# define DP_AUX_D 0x30
# define DP_AUX_E 0x50
# define DP_AUX_F 0x60
2019-10-08 15:09:05 -07:00
# define DP_AUX_G 0x70
2018-11-15 12:52:37 +02:00
2018-02-01 13:03:43 +02:00
# define VBT_DP_MAX_LINK_RATE_HBR3 0
# define VBT_DP_MAX_LINK_RATE_HBR2 1
# define VBT_DP_MAX_LINK_RATE_HBR 2
# define VBT_DP_MAX_LINK_RATE_LBR 3
2017-08-24 21:54:02 +03:00
/*
* The child device config , aka the display device data structure , provides a
* description of a port and its configuration on the platform .
*
* The child device config size has been increased , and fields have been added
* and their meaning has changed over time . Care must be taken when accessing
* basically any of the fields to ensure the correct interpretation for the BDB
* version in question .
*
* When we copy the child device configs to dev_priv - > vbt . child_dev , we reserve
* space for the full structure below , and initialize the tail not actually
* present in VBT to zeros . Accessing those fields is fine , as long as the
* default zero is taken into account , again according to the BDB version .
*
* BDB versions 155 and below are considered legacy , and version 155 seems to be
* a baseline for some of the VBT documentation . When adding new fields , please
* include the BDB version when the field was added , if it ' s above that .
*/
2017-08-24 21:54:03 +03:00
struct child_device_config {
2016-03-16 12:43:35 +02:00
u16 handle ;
2017-08-24 21:54:06 +03:00
u16 device_type ; /* See DEVICE_TYPE_* above */
2017-08-24 21:54:02 +03:00
union {
u8 device_id [ 10 ] ; /* ascii string */
struct {
u8 i2c_speed ;
u8 dp_onboard_redriver ; /* 158 */
u8 dp_ondock_redriver ; /* 158 */
2017-10-27 23:17:38 +03:00
u8 hdmi_level_shifter_value : 5 ; /* 169 */
u8 hdmi_max_data_rate : 3 ; /* 204 */
2017-08-24 21:54:02 +03:00
u16 dtd_buf_ptr ; /* 161 */
u8 edidless_efp : 1 ; /* 161 */
u8 compression_enable : 1 ; /* 198 */
2019-12-10 12:50:46 +02:00
u8 compression_method_cps : 1 ; /* 198 */
2017-08-24 21:54:02 +03:00
u8 ganged_edp : 1 ; /* 202 */
u8 reserved0 : 4 ;
u8 compression_structure_index : 4 ; /* 198 */
u8 reserved1 : 4 ;
u8 slave_port ; /* 202 */
u8 reserved2 ;
} __packed ;
} __packed ;
2017-08-24 21:53:59 +03:00
u16 addin_offset ;
2017-08-24 21:54:05 +03:00
u8 dvo_port ; /* See DEVICE_PORT_* and DVO_PORT_* above */
2017-08-24 21:53:59 +03:00
u8 i2c_pin ;
u8 slave_addr ;
2016-03-16 12:43:35 +02:00
u8 ddc_pin ;
u16 edid_ptr ;
2016-03-31 16:11:46 +05:30
u8 dvo_cfg ; /* See DEVICE_CFG_* above */
2017-08-24 21:54:02 +03:00
union {
struct {
u8 dvo2_port ;
u8 i2c2_pin ;
u8 slave2_addr ;
u8 ddc2_pin ;
} __packed ;
struct {
u8 efp_routed : 1 ; /* 158 */
u8 lane_reversal : 1 ; /* 184 */
u8 lspcon : 1 ; /* 192 */
u8 iboost : 1 ; /* 196 */
u8 hpd_invert : 1 ; /* 196 */
2019-05-31 16:15:01 +03:00
u8 use_vbt_vswing : 1 ; /* 218 */
u8 flag_reserved : 2 ;
2017-08-24 21:54:02 +03:00
u8 hdmi_support : 1 ; /* 158 */
u8 dp_support : 1 ; /* 158 */
u8 tmds_support : 1 ; /* 158 */
u8 support_reserved : 5 ;
u8 aux_channel ;
u8 dongle_detect ;
} __packed ;
} __packed ;
2017-08-25 17:11:22 +03:00
u8 pipe_cap : 2 ;
u8 sdvo_stall : 1 ; /* 158 */
u8 hpd_status : 2 ;
u8 integrated_encoder : 1 ;
u8 capabilities_reserved : 2 ;
2017-08-24 21:53:59 +03:00
u8 dvo_wiring ; /* See DEVICE_WIRE_* above */
2017-08-24 21:54:02 +03:00
union {
u8 dvo2_wiring ;
u8 mipi_bridge_type ; /* 171 */
} __packed ;
2017-08-24 21:53:59 +03:00
u16 extended_type ;
u8 dvo_function ;
2017-08-25 17:11:22 +03:00
u8 dp_usb_type_c : 1 ; /* 195 */
2018-06-14 15:10:18 -07:00
u8 tbt : 1 ; /* 209 */
u8 flags2_reserved : 2 ; /* 195 */
u8 dp_port_trace_length : 4 ; /* 209 */
2017-08-24 21:53:59 +03:00
u8 dp_gpio_index ; /* 195 */
u16 dp_gpio_pin_num ; /* 195 */
2017-08-25 17:11:20 +03:00
u8 dp_iboost_level : 4 ; /* 196 */
u8 hdmi_iboost_level : 4 ; /* 196 */
2018-01-18 17:33:10 +02:00
u8 dp_max_link_rate : 2 ; /* 216 CNL+ */
u8 dp_max_link_rate_reserved : 6 ; /* 216 */
2016-03-16 12:43:35 +02:00
} __packed ;
struct bdb_general_definitions {
/* DDC GPIO */
u8 crt_ddc_gmbus_pin ;
/* DPMS bits */
u8 dpms_acpi : 1 ;
u8 skip_boot_crt_detect : 1 ;
u8 dpms_aim : 1 ;
u8 rsvd1 : 5 ; /* finish byte */
/* boot device bits */
u8 boot_display [ 2 ] ;
u8 child_dev_size ;
/*
* Device info :
* If TV is present , it ' ll be at devices [ 0 ] .
* LVDS will be next , either devices [ 0 ] or [ 1 ] , if present .
* On some platforms the number of device is 6. But could be as few as
* 4 if both TV and LVDS are missing .
* And the device num is related with the size of general definition
* block . It is obtained by using the following formula :
* number = ( block_size - sizeof ( bdb_general_definitions ) ) /
* defs - > child_dev_size ;
*/
2020-05-07 13:54:08 -05:00
u8 devices [ ] ;
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:14:59 +03:00
/*
2019-05-31 16:15:00 +03:00
* Block 9 - SRD Feature Block
2019-05-31 16:14:59 +03:00
*/
2019-05-31 16:15:00 +03:00
struct psr_table {
/* Feature bits */
u8 full_link : 1 ;
u8 require_aux_to_wakeup : 1 ;
u8 feature_bits_rsvd : 6 ;
2016-03-16 12:43:35 +02:00
2019-05-31 16:15:00 +03:00
/* Wait times */
u8 idle_frames : 4 ;
u8 lines_to_wait : 3 ;
u8 wait_times_rsvd : 1 ;
2016-03-16 12:43:35 +02:00
2019-05-31 16:15:00 +03:00
/* TP wake up time in multiple of 100 */
u16 tp1_wakeup_time ;
u16 tp2_tp3_wakeup_time ;
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:15:00 +03:00
struct bdb_psr {
struct psr_table psr_table [ 16 ] ;
2019-07-17 15:34:51 -07:00
/* PSR2 TP2/TP3 wakeup time for 16 panels */
u32 psr2_tp2_tp3_wakeup_time ;
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:14:59 +03:00
/*
* Block 12 - Driver Features Data Block
*/
2016-03-16 12:43:35 +02:00
# define BDB_DRIVER_FEATURE_NO_LVDS 0
# define BDB_DRIVER_FEATURE_INT_LVDS 1
# define BDB_DRIVER_FEATURE_SDVO_LVDS 2
2018-05-18 18:01:38 +03:00
# define BDB_DRIVER_FEATURE_INT_SDVO_LVDS 3
2016-03-16 12:43:35 +02:00
struct bdb_driver_features {
u8 boot_dev_algorithm : 1 ;
u8 block_display_switch : 1 ;
u8 allow_display_switch : 1 ;
u8 hotplug_dvo : 1 ;
u8 dual_view_zoom : 1 ;
u8 int15h_hook : 1 ;
u8 sprite_in_clone : 1 ;
u8 primary_lfp_id : 1 ;
u16 boot_mode_x ;
u16 boot_mode_y ;
u8 boot_mode_bpp ;
u8 boot_mode_refresh ;
u16 enable_lfp_primary : 1 ;
u16 selective_mode_pruning : 1 ;
u16 dual_frequency : 1 ;
u16 render_clock_freq : 1 ; /* 0: high freq; 1: low freq */
u16 nt_clone_support : 1 ;
u16 power_scheme_ui : 1 ; /* 0: CUI; 1: 3rd party */
u16 sprite_display_assign : 1 ; /* 0: secondary; 1: primary */
u16 cui_aspect_scaling : 1 ;
u16 preserve_aspect_ratio : 1 ;
u16 sdvo_device_power_down : 1 ;
u16 crt_hotplug : 1 ;
u16 lvds_config : 2 ;
u16 tv_hotplug : 1 ;
u16 hdmi_config : 2 ;
u8 static_display : 1 ;
u8 reserved2 : 7 ;
u16 legacy_crt_max_x ;
u16 legacy_crt_max_y ;
u8 legacy_crt_max_refresh ;
u8 hdmi_termination ;
u8 custom_vbt_version ;
/* Driver features data block */
u16 rmpm_enabled : 1 ;
u16 s2ddt_enabled : 1 ;
u16 dpst_enabled : 1 ;
u16 bltclt_enabled : 1 ;
u16 adb_enabled : 1 ;
u16 drrs_enabled : 1 ;
u16 grs_enabled : 1 ;
u16 gpmt_enabled : 1 ;
u16 tbt_enabled : 1 ;
u16 psr_enabled : 1 ;
u16 ips_enabled : 1 ;
u16 reserved3 : 4 ;
u16 pc_feature_valid : 1 ;
} __packed ;
2019-05-31 16:15:00 +03:00
/*
* Block 22 - SDVO LVDS General Options
*/
struct bdb_sdvo_lvds_options {
u8 panel_backlight ;
u8 h40_set_panel_type ;
u8 panel_type ;
u8 ssc_clk_freq ;
u16 als_low_trip ;
u16 als_high_trip ;
u8 sclalarcoeff_tab_row_num ;
u8 sclalarcoeff_tab_row_size ;
u8 coefficient [ 8 ] ;
u8 panel_misc_bits_1 ;
u8 panel_misc_bits_2 ;
u8 panel_misc_bits_3 ;
u8 panel_misc_bits_4 ;
} __packed ;
/*
* Block 23 - SDVO LVDS Panel DTDs
*/
struct lvds_dvo_timing {
u16 clock ; /**< In 10khz */
u8 hactive_lo ;
u8 hblank_lo ;
u8 hblank_hi : 4 ;
u8 hactive_hi : 4 ;
u8 vactive_lo ;
u8 vblank_lo ;
u8 vblank_hi : 4 ;
u8 vactive_hi : 4 ;
u8 hsync_off_lo ;
u8 hsync_pulse_width_lo ;
u8 vsync_pulse_width_lo : 4 ;
u8 vsync_off_lo : 4 ;
u8 vsync_pulse_width_hi : 2 ;
u8 vsync_off_hi : 2 ;
u8 hsync_pulse_width_hi : 2 ;
u8 hsync_off_hi : 2 ;
u8 himage_lo ;
u8 vimage_lo ;
u8 vimage_hi : 4 ;
u8 himage_hi : 4 ;
u8 h_border ;
u8 v_border ;
u8 rsvd1 : 3 ;
u8 digital : 2 ;
u8 vsync_positive : 1 ;
u8 hsync_positive : 1 ;
u8 non_interlaced : 1 ;
} __packed ;
struct bdb_sdvo_panel_dtds {
struct lvds_dvo_timing dtds [ 4 ] ;
} __packed ;
2019-05-31 16:14:59 +03:00
/*
* Block 27 - eDP VBT Block
*/
2016-03-16 12:43:35 +02:00
# define EDP_18BPP 0
# define EDP_24BPP 1
# define EDP_30BPP 2
# define EDP_RATE_1_62 0
# define EDP_RATE_2_7 1
# define EDP_LANE_1 0
# define EDP_LANE_2 1
# define EDP_LANE_4 3
# define EDP_PREEMPHASIS_NONE 0
# define EDP_PREEMPHASIS_3_5dB 1
# define EDP_PREEMPHASIS_6dB 2
# define EDP_PREEMPHASIS_9_5dB 3
# define EDP_VSWING_0_4V 0
# define EDP_VSWING_0_6V 1
# define EDP_VSWING_0_8V 2
# define EDP_VSWING_1_2V 3
2017-08-25 17:11:23 +03:00
struct edp_fast_link_params {
2016-03-16 12:43:35 +02:00
u8 rate : 4 ;
u8 lanes : 4 ;
u8 preemphasis : 4 ;
u8 vswing : 4 ;
} __packed ;
2017-08-25 17:11:23 +03:00
struct edp_pwm_delays {
u16 pwm_on_to_backlight_enable ;
u16 backlight_disable_to_pwm_off ;
} __packed ;
struct edp_full_link_params {
u8 preemphasis : 4 ;
u8 vswing : 4 ;
} __packed ;
2016-03-16 12:43:35 +02:00
struct bdb_edp {
struct edp_power_seq power_seqs [ 16 ] ;
u32 color_depth ;
2017-08-25 17:11:23 +03:00
struct edp_fast_link_params fast_link_params [ 16 ] ;
2016-03-16 12:43:35 +02:00
u32 sdrrs_msa_timing_delay ;
/* ith bit indicates enabled/disabled for (i+1)th panel */
2017-08-25 17:11:23 +03:00
u16 edp_s3d_feature ; /* 162 */
u16 edp_t3_optimization ; /* 165 */
u64 edp_vswing_preemph ; /* 173 */
u16 fast_link_training ; /* 182 */
u16 dpcd_600h_write_required ; /* 185 */
struct edp_pwm_delays pwm_delays [ 16 ] ; /* 186 */
u16 full_link_params_provided ; /* 199 */
struct edp_full_link_params full_link_params [ 16 ] ; /* 199 */
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:14:59 +03:00
/*
2019-05-31 16:15:00 +03:00
* Block 40 - LFP Data Block
2019-05-31 16:14:59 +03:00
*/
2019-05-31 16:15:00 +03:00
/* Mask for DRRS / Panel Channel / SSC / BLT control bits extraction */
# define MODE_MASK 0x3
2016-03-16 12:43:35 +02:00
2019-05-31 16:15:00 +03:00
struct bdb_lvds_options {
u8 panel_type ;
2019-05-31 16:15:02 +03:00
u8 panel_type2 ; /* 212 */
2019-05-31 16:15:00 +03:00
/* LVDS capabilities, stored in a dword */
u8 pfit_mode : 2 ;
u8 pfit_text_mode_enhanced : 1 ;
u8 pfit_gfx_mode_enhanced : 1 ;
u8 pfit_ratio_auto : 1 ;
u8 pixel_dither : 1 ;
u8 lvds_edid : 1 ;
u8 rsvd2 : 1 ;
u8 rsvd4 ;
/* LVDS Panel channel bits stored here */
u32 lvds_panel_channel_bits ;
/* LVDS SSC (Spread Spectrum Clock) bits stored here. */
u16 ssc_bits ;
u16 ssc_freq ;
u16 ssc_ddt ;
/* Panel color depth defined here */
u16 panel_color_depth ;
/* LVDS panel type bits stored here */
u32 dps_panel_type_bits ;
/* LVDS backlight control type bits stored here */
u32 blt_control_type_bits ;
2019-05-31 16:15:02 +03:00
u16 lcdvcc_s0_enable ; /* 200 */
u32 rotation ; /* 228 */
2019-05-31 16:15:00 +03:00
} __packed ;
2016-03-16 12:43:35 +02:00
2019-05-31 16:15:00 +03:00
/*
* Block 41 - LFP Data Table Pointers
*/
2019-03-12 12:57:41 -07:00
2019-05-31 16:15:00 +03:00
/* LFP pointer table contains entries to the struct below */
struct lvds_lfp_data_ptr {
u16 fp_timing_offset ; /* offsets are from start of bdb */
u8 fp_table_size ;
u16 dvo_timing_offset ;
u8 dvo_table_size ;
u16 panel_pnp_id_offset ;
u8 pnp_table_size ;
2016-03-16 12:43:35 +02:00
} __packed ;
2019-05-31 16:15:00 +03:00
struct bdb_lvds_lfp_data_ptrs {
u8 lvds_entries ; /* followed by one or more lvds_data_ptr structs */
struct lvds_lfp_data_ptr ptr [ 16 ] ;
} __packed ;
/*
* Block 42 - LFP Data Tables
*/
/* LFP data has 3 blocks per entry */
struct lvds_fp_timing {
u16 x_res ;
u16 y_res ;
u32 lvds_reg ;
u32 lvds_reg_val ;
u32 pp_on_reg ;
u32 pp_on_reg_val ;
u32 pp_off_reg ;
u32 pp_off_reg_val ;
u32 pp_cycle_reg ;
u32 pp_cycle_reg_val ;
u32 pfit_reg ;
u32 pfit_reg_val ;
u16 terminator ;
} __packed ;
struct lvds_pnp_id {
u16 mfg_name ;
u16 product_code ;
u32 serial ;
u8 mfg_week ;
u8 mfg_year ;
} __packed ;
struct lvds_lfp_data_entry {
struct lvds_fp_timing fp_timing ;
struct lvds_dvo_timing dvo_timing ;
struct lvds_pnp_id pnp_id ;
} __packed ;
struct bdb_lvds_lfp_data {
struct lvds_lfp_data_entry data [ 16 ] ;
} __packed ;
/*
* Block 43 - LFP Backlight Control Data Block
*/
# define BDB_BACKLIGHT_TYPE_NONE 0
# define BDB_BACKLIGHT_TYPE_PWM 2
struct lfp_backlight_data_entry {
u8 type : 2 ;
u8 active_low_pwm : 1 ;
u8 obsolete1 : 5 ;
u16 pwm_freq_hz ;
u8 min_brightness ;
u8 obsolete2 ;
u8 obsolete3 ;
} __packed ;
struct lfp_backlight_control_method {
u8 type : 4 ;
u8 controller : 4 ;
} __packed ;
struct bdb_lfp_backlight_data {
u8 entry_size ;
struct lfp_backlight_data_entry data [ 16 ] ;
u8 level [ 16 ] ;
struct lfp_backlight_control_method backlight_control [ 16 ] ;
2016-03-16 12:43:35 +02:00
} __packed ;
2019-11-27 17:48:52 -08:00
/*
* Block 44 - LFP Power Conservation Features Block
*/
struct als_data_entry {
u16 backlight_adjust ;
u16 lux ;
} __packed ;
struct agressiveness_profile_entry {
u8 dpst_agressiveness : 4 ;
u8 lace_agressiveness : 4 ;
} __packed ;
struct bdb_lfp_power {
u8 lfp_feature_bits ;
struct als_data_entry als [ 5 ] ;
u8 lace_aggressiveness_profile ;
u16 dpst ;
u16 psr ;
u16 drrs ;
u16 lace_support ;
u16 adt ;
u16 dmrrs ;
u16 adb ;
u16 lace_enabled_status ;
struct agressiveness_profile_entry aggressivenes [ 16 ] ;
} __packed ;
2019-05-31 16:14:59 +03:00
/*
* Block 52 - MIPI Configuration Block
2016-03-16 12:43:35 +02:00
*/
2019-05-31 16:14:59 +03:00
2016-03-16 12:43:35 +02:00
# define MAX_MIPI_CONFIGURATIONS 6
struct bdb_mipi_config {
struct mipi_config config [ MAX_MIPI_CONFIGURATIONS ] ;
struct mipi_pps_data pps [ MAX_MIPI_CONFIGURATIONS ] ;
} __packed ;
2019-05-31 16:14:59 +03:00
/*
* Block 53 - MIPI Sequence Block
2016-03-16 12:43:35 +02:00
*/
2019-05-31 16:14:59 +03:00
2016-03-16 12:43:35 +02:00
struct bdb_mipi_sequence {
u8 version ;
2020-05-07 13:54:08 -05:00
u8 data [ ] ; /* up to 6 variable length blocks */
2016-03-16 12:43:35 +02:00
} __packed ;
2019-10-24 10:56:08 +03:00
/*
* Block 56 - Compression Parameters
*/
# define VBT_RC_BUFFER_BLOCK_SIZE_1KB 0
# define VBT_RC_BUFFER_BLOCK_SIZE_4KB 1
# define VBT_RC_BUFFER_BLOCK_SIZE_16KB 2
# define VBT_RC_BUFFER_BLOCK_SIZE_64KB 3
# define VBT_DSC_LINE_BUFFER_DEPTH(vbt_value) ((vbt_value) + 8) /* bits */
# define VBT_DSC_MAX_BPP(vbt_value) (6 + (vbt_value) * 2)
struct dsc_compression_parameters_entry {
u8 version_major : 4 ;
u8 version_minor : 4 ;
u8 rc_buffer_block_size : 2 ;
u8 reserved1 : 6 ;
/*
* Buffer size in bytes :
*
* 4 ^ rc_buffer_block_size * 1024 * ( rc_buffer_size + 1 ) bytes
*/
u8 rc_buffer_size ;
u32 slices_per_line ;
u8 line_buffer_depth : 4 ;
u8 reserved2 : 4 ;
/* Flag Bits 1 */
u8 block_prediction_enable : 1 ;
u8 reserved3 : 7 ;
u8 max_bpp ; /* mapping */
/* Color depth capabilities */
u8 reserved4 : 1 ;
u8 support_8bpc : 1 ;
u8 support_10bpc : 1 ;
u8 support_12bpc : 1 ;
u8 reserved5 : 4 ;
u16 slice_height ;
} __packed ;
struct bdb_compression_parameters {
u16 entry_size ;
struct dsc_compression_parameters_entry data [ 16 ] ;
} __packed ;
2019-11-15 08:51:32 -08:00
/*
* Block 58 - Generic DTD Block
*/
struct generic_dtd_entry {
u32 pixel_clock ;
u16 hactive ;
u16 hblank ;
u16 hfront_porch ;
u16 hsync ;
u16 vactive ;
u16 vblank ;
u16 vfront_porch ;
u16 vsync ;
u16 width_mm ;
u16 height_mm ;
/* Flags */
u8 rsvd_flags : 6 ;
u8 vsync_positive_polarity : 1 ;
u8 hsync_positive_polarity : 1 ;
u8 rsvd [ 3 ] ;
} __packed ;
struct bdb_generic_dtd {
u16 gdtd_size ;
struct generic_dtd_entry dtd [ ] ; /* up to 24 DTD's */
} __packed ;
2016-03-16 12:43:35 +02:00
# endif /* _INTEL_VBT_DEFS_H_ */